首页> 外文期刊>Microprocessors and microsystems >A Programmable Carrier Phase Independent Symbol Timing Recovery Circuit For Qpsk/oqpsk Signals
【24h】

A Programmable Carrier Phase Independent Symbol Timing Recovery Circuit For Qpsk/oqpsk Signals

机译:用于Qpsk / oqpsk信号的可编程载波相位独立符号定时恢复电路

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an efficient and optimized carrier phase independent programmable Symbol Timing Recovery (STR) circuit. The novel structure is highly versatile. In fact, it can be configured at runtime to work in different conditions. All BPSK, QPSK and OQPSK modulations are supported thanks to runtime variable control coefficients. This approach also provides flexibility in performances and support for different sampling rates. The proposed circuit is presented in a Digital PLL loop structure and it is designed according to the Software Defined Radio (SDR) philosophy, which requires ever more flexible communication solutions able to support different protocols and standards. High performances are reached by the proposed hardware implementation, moreover, flexibility is guaranteed by the configurable architecture. When implemented with a Xilinx XC4VLX60 FPGA chip, the new circuit reaches the maximum running frequency of 108.7 MHz, thus sustaining a symbol rate of 10 MSps when 10 samples per symbol are employed.
机译:本文提出了一种高效且优化的载波相位独立可编程符号定时恢复(STR)电路。新颖的结构用途广泛。实际上,可以在运行时将其配置为在不同条件下工作。由于运行时变量控制系数,支持所有BPSK,QPSK和OQPSK调制。这种方法还为性能提供了灵活性,并支持不同的采样率。拟议的电路以数字PLL环路结构表示,并根据软件定义无线电(SDR)原理进行设计,该原理要求能够支持不同协议和标准的更加灵活的通信解决方案。所提出的硬件实现可实现高性能,此外,可配置体系结构可确保灵活性。当使用Xilinx XC4VLX60 FPGA芯片实现时,新电路可达到108.7 MHz的最大运行频率,因此当每个符号使用10个样本时,该符号速率将保持10 MSps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号