...
首页> 外文期刊>Microelectronics journal >A comprehensive analysis of the effect of finite amplifier bandwidth and excess loop delay in continuous-time sigma-delta modulators
【24h】

A comprehensive analysis of the effect of finite amplifier bandwidth and excess loop delay in continuous-time sigma-delta modulators

机译:连续时间sigma-delta调制器中有限放大器带宽和过量环路延迟的影响的综合分析

获取原文
获取原文并翻译 | 示例

摘要

A comprehensive study of the impact of the finite gain-bandwidth product (GBW) in amplifiers and the excess loop delay on CT ZA modulators has been carried out in this paper. Variations in the modulator coefficients have been included too. Considering a second order modulator, our study was based on the dependence of the NTF poles and zeroes locus in the z-plane on these two non-ideal effects from both an analytical and a computer simulation approach. The corresponding STFs were also analytically evaluated. The theoretical and the simulated results have been compared with the experimental results obtained from a test-chip recently designed and implemented. Amplifiers were modeled according to a single-pole transfer function. Using the modified Z-transform method the dependence of the NTF poles and zeroes locus in the z-plane on the finite GBW and on excess loop delay was obtained when the DAC pulse end occurs in the current ("early") or in the following ("late") clock cycle. Once the theoretical analysis was validated, NTF poles and zeroes loci were evaluated as a function of the two non-ideal effects considered separately or combined. In each case, the order of the modulator loop filter was discussed. The finite GBW effect can be compensated including an intentional "early" DAC pulse. This pulse can be implemented in the modulator by changing the sampling instant in the embedded ADC with respect to the instant DACs are enabled by using a simple delay circuit for the ADC clock. Thus, the modulator power consumption can be significantly reduced.
机译:本文对放大器中的有限增益带宽乘积(GBW)的影响以及过大的环路延迟对CT ZA调制器的影响进行了全面研究。调制器系数的变化也已包括在内。考虑到二阶调制器,我们的研究基于z平面中NTF极点和零点轨迹对这两种非理想影响的依赖,这些影响来自分析和计算机仿真方法。还对相应的STF进行了分析评估。将理论和仿真结果与最近设计和实现的测试芯片的实验结果进行了比较。根据单极传递函数对放大器建模。使用改进的Z变换方法,当电流(“早期”)或以下情况中出现DAC脉冲结束时,可获得z平面中NTF极点和零点轨迹与有限GBW和过量环路延迟的相关性(“延迟”)时钟周期。一旦理论分析得到验证,NTF极点和零位点将根据分别考虑或组合考虑的两个非理想效应进行评估。在每种情况下,都讨论了调制器环路滤波器的顺序。包括有意的“早期” DAC脉冲在内的有限GBW效应可以得到补偿。相对于通过使用简单的ADC时钟延迟电路来启用DAC的瞬间,可以通过更改嵌入式ADC中的采样瞬间在调制器中实现此脉冲。因此,可以显着降低调制器功耗。

著录项

  • 来源
    《Microelectronics journal 》 |2009年第12期| 1736-1745| 共10页
  • 作者单位

    Department of Electronics, E. T. S. I. Telecomunicacion, Campus 'Miguel Delibes', Universidad de Valladolid, 47011 Valladolid, Spain;

    Department of Electronics, E. T. S. I. Telecomunicacion, Campus 'Miguel Delibes', Universidad de Valladolid, 47011 Valladolid, Spain;

    Department of Electronics, E. T. S. I. Telecomunicacion, Campus 'Miguel Delibes', Universidad de Valladolid, 47011 Valladolid, Spain;

    Department of Electronics, E. T. S. I. Telecomunicacion, Campus 'Miguel Delibes', Universidad de Valladolid, 47011 Valladolid, Spain;

    Department of Electronics, E. T. S. I. Telecomunicacion, Campus 'Miguel Delibes', Universidad de Valladolid, 47011 Valladolid, Spain;

    Department of Electronics, E. T. S. I. Telecomunicacion, Campus 'Miguel Delibes', Universidad de Valladolid, 47011 Valladolid, Spain;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    sigma-delta modulators; continuous-time; finite bandwidth; excess loop delay;

    机译:sigma-delta调制器;连续时间有限带宽多余的回路延迟;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号