...
首页> 外文期刊>Microelectronics journal >A low power low area capacitor array based Digital to Analog Converter architecture
【24h】

A low power low area capacitor array based Digital to Analog Converter architecture

机译:基于低功耗低面积电容器阵列的数模转换器架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a capacitor based Digital to Analog Converter architecture, which gives comparable performance with the conventional architecture with approximately half the total capacitance. The proposed architecture reduces the area and power dissipation in comparison with the conventional scheme. Further to these advantages, the proposed DAC architecture does not demand an additional reference voltage or an additional switching circuit. Closed form formulas to estimate the standard deviation of INL, DNL and the power consumption are derived. A comparison is also made between the standard architectures and the proposed architecture for the same unit capacitor, in addition to analyzing the capacitor parasitics and mismatches. These analytical comparisons are validated by simulating the proposed architecture and all the other conventional architectures for 10 bits with UMC 180 nm CMOS technology. (C) 2015 Elsevier Ltd. All rights reserved.
机译:本文提出了一种基于电容器的数模转换器架构,该架构可提供与传统架构相当的性能,且总电容约为一半。与传统方案相比,所提出的体系结构减少了面积和功耗。除了这些优点之外,所提出的DAC架构不需要额外的参考电压或额外的开关电路。推导了用于估计INL,DNL的标准偏差和功耗的闭式公式。除了分析电容器的寄生效应和失配之外,还对同一单元电容器的标准架构和建议架构进行了比较。这些分析比较通过使用UMC 180 nm CMOS技术模拟10位的建议架构和所有其他常规架构来验证。 (C)2015 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号