...
首页> 外文期刊>Microelectronics journal >A background fast convergence algorithm for timing skew in time-interleaved ADCs
【24h】

A background fast convergence algorithm for timing skew in time-interleaved ADCs

机译:用于时间交错ADC中时序偏斜的背景快速收敛算法

获取原文
获取原文并翻译 | 示例
           

摘要

Time-interleaved analog-to -digitalconverters (TI ADCs) suffer offset mismatch, gain mismatch, bandwidth mismatch and timing skew, of which timing skew degrades the performance most severely. In this paper, a background fast convergence calibration algorithm for timing skew is proposed. With known the range of input frequency, the algorithm employs the statistical property of the wrong digital outputs to estimate the sign of the timing skew. Then a correction module based on polynomial interpolation starts to compensate the wrong outputs. This algorithm has some merits of simplicity, fast convergence rate and feasible to implement. Behavioral simulation of an 8-bit 8-channel 3.2 GSis TI ADC reveals that with an input frequency of 0-1.4 GHz, this algorithm is effective to improve the signal-to-noise distortion ratio (SNDR) and spurious-free dynamic range (SFDR) of the TI ADC. (C) 2015 Elsevier Ltd. All rights reserved.
机译:时间交错的模数转换器(TI ADC)遭受失调失配,增益失配,带宽失配和时序偏斜的困扰,其中时序偏斜最严重地降低了性能。提出了一种时滞的背景快速收敛校正算法。在已知输入频率范围的情况下,该算法利用错误的数字输出的统计属性来估计时序偏斜的符号。然后,基于多项式插值的校正模块开始补偿错误的输出。该算法具有简单,收敛速度快,易于实现的优点。对8位8通道3.2 GSis TI ADC的行为仿真表明,在输入频率为0-1.4 GHz的情况下,该算法可有效提高信噪失真比(SNDR)和无杂散动态范围( TI ADC的SFDR)。 (C)2015 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号