首页> 外文期刊>Microelectronics Journal >Efficient full data-path width and serialized hardware structures of SPONGENT lightweight hash function
【24h】

Efficient full data-path width and serialized hardware structures of SPONGENT lightweight hash function

机译:高效的完整数据路径宽度和串行硬化散列函数的硬件结构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, two efficient low-cost and high-throughput structures of the SPONGENT lightweight hash function are presented. Two structures are called full data-path width (parallel) and 4-bit serialized. The serialized architecture is designed by using one multi-task shift register in the round computations with minimum hardware resources. The area consumed in this structure is lower than that of the full data-path structure but the number of clock cycles is increased. The speed computation of the full data-path is higher compared to the 4-bit serialized structure of the SPONGENT hash function because the data are computed in a parallel form. To improving the timing characteristics, we implement the S-box block as the complex block in the SPONGENT hash function based on an AreaxDelay optimized circuit. A large number of gates, in the structure, have been implemented by 2-input NAND and 2-input NOR gates in order to reduce delay and area. The performance measurement of the proposed structures is performed by evaluating the parameters such as area consumption, computation time, critical path delay (CPD), throughput, and throughput/area. The implementation results are achieved for all variants of the SPONGENT hash function in 180 nm CMOS technology. The results of area consumption (for 4-bit serialized structure) and throughput (for full data-path structure) show improvements compared to previous works. For area-constrained applications, the proposed structure with a lower data path width is an appropriate choice. The full data-path width structure can be used for the high-speed and high-throughout cryptographic applications.
机译:在本文中,提出了两种高效的低成本和高吞吐量结构的深入轻质散列功能。两个结构称为完整的数据路径宽度(并行)和4位序列化。序列化架构是通过使用最小硬件资源的圆形计算中的一个多任务换档寄存器来设计。在该结构中消耗的区域低于完整数据路径结构的区域,但是时钟周期的数量增加。与海绵哈希函数的4位序列化结构相比,完整数据路径的速度计算较高,因为数据以并行形式计算。为了提高定时特性,我们基于AreaxDelay优化电路将S-Box块作为复杂块。在结构中,大量栅极通过2输入NAND和2输入和栅极实现,以减少延迟和区域。通过评估面积消耗,计算时间,关键路径延迟(CPD),吞吐量和吞吐量/区域的参数来执行所提出的结构的性能测量。对于180nm CMOS技术的海绵哈希函数的所有变体实现了实施结果。与以前的作品相比,面积消耗(对于4位序列化结构)和吞吐量(用于完整数据路径结构)的结果。对于区域受限应用,具有较低数据路径宽度的所提出的结构是适当的选择。完整的数据路径宽度结构可用于高速和高度加密应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号