首页> 外文期刊>Journal of Southeast University >Chip-level space-time equalization receiver scheme for MIMO HSDPA systems
【24h】

Chip-level space-time equalization receiver scheme for MIMO HSDPA systems

机译:MIMO HSDPA系统的芯片级空时均衡接收机方案

获取原文
获取原文并翻译 | 示例
       

摘要

A chip-level space-time equalization receiver scheme is proposed for multiple-input multiple-output high-speed downlink packet access (MIMO HSDPA) systems to jointly combat the co-channel interference and the inter-code interference. A fractional sample equalizer is also derived to further improve the performance of the receiver. Performance analysis and the calculation of the output signal to interference ratio (SINR) at each receiver antenna are presented to help direct the design of equalization weight in a more optimal manner. System simulations demonstrate the significant performance gain over conventional Rake receiver and high potential of MIMO HSDPA for high-data-rate packet transmission.
机译:针对多输入多输出高速下行链路分组接入(MIMO HSDPA)系统,提出了一种芯片级空时均衡接收机方案,以共同应对同信道干扰和码间干扰。还导出了分数采样均衡器,以进一步改善接收机的性能。提出了性能分析和每个接收器天线的输出信号干扰比(SINR)的计算,以帮助以更好的方式指导均衡权重的设计。系统仿真表明,与传统的Rake接收机相比,它具有显着的性能提升,并且对于高数据速率分组传输,MIMO HSDPA具有很高的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号