首页> 外文期刊>Journal of Signal Processing Systems >A Systematic Design Space Exploration of MPSoC Based on Synchronous Data Flow Specification
【24h】

A Systematic Design Space Exploration of MPSoC Based on Synchronous Data Flow Specification

机译:基于同步数据流规范的MPSoC系统设计空间探索

获取原文
获取原文并翻译 | 示例
           

摘要

The design space exploration (DSE) problem addressed in this paper is to find out Multi-Processor System-on-Chip architectures for a given multi-task signal processing application aiming to minimize the system cost while satisfying the real-time constraints. It involves the following three sub-problems: selecting processing elements, mapping an application to the processing elements, and determining the communication architecture. The proposed approach consists of two inner design loops: one is a cosynthesis loop that determines the selection of PEs and the mapping of a given application to the PEs, and the other is a communication architecture synthesis loop to find the hierarchical shared bus architecture. We specify an application with a synchronous data flow (SDF) model of computation that has well-matched semantics with the algorithmic function flow in DSP applications. To solve the problem, we need to compare the estimated performance of design points and choose the best ones. The common method of simulation-based performance estimation is too time-consuming to explore the wide design space. Thanks to the analytical properties of the SDF model, the performance estimation can be done without HW/SW cosimulation in both loops. A global feedback from the communication architecture synthesis step to the cosynthesis step forms the proposed DSE framework. We use a real-life application, 4-channel Digital Video Recorder (DVR) that is a multi-task example, as well as randomly generated graphs to show the viability of the proposed approach. Keywords Multiprocessor system-on-chip - Design space exploration - Multitask multimedia application - Real-time - Synchronous data flow - Hardware–software partitioning - Communication architecture exploration
机译:本文解决的设计空间探索(DSE)问题是找出给定多任务信号处理应用程序的多处理器片上系统架构,旨在在满足实时约束的同时将系统成本降至最低。它涉及以下三个子问题:选择处理元素,将应用程序映射到处理元素以及确定通信体系结构。所提出的方法包括两个内部设计循环:一个是确定PE的选择以及给定应用程序到PE的映射的综合循环,另一个是用于查找分层共享总线体系结构的通信体系结构综合循环。我们指定一个具有同步数据流(SDF)计算模型的应用程序,该模型具有与DSP应用程序中的算法功能流完全匹配的语义。为了解决该问题,我们需要比较设计点的估计性能并选择最佳的设计点。基于仿真的性能评估的常用方法过于费时,无法探索广阔的设计空间。由于SDF模型的分析特性,可以在两个回路中都不需要硬件/软件协同仿真的情况下完成性能估算。从通信体系结构综合步骤到综合步骤的全局反馈形成了提出的DSE框架。我们使用一个真实的应用程序,4通道数字视频录像机(DVR)(这是一个多任务示例)以及随机生成的图形来显示所提出方法的可行性。关键词多处理器片上系统-设计空间探索-多任务多媒体应用-实时-同步数据流-硬件-软件分区-通信体系结构探索

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号