...
首页> 外文期刊>Journal of VLSI signal processing >Development of a Run-Time Reconfiguration System with Low Reconfiguration Overhead
【24h】

Development of a Run-Time Reconfiguration System with Low Reconfiguration Overhead

机译:具有低重新配置开销的运行时重新配置系统的开发

获取原文
获取原文并翻译 | 示例

摘要

The concept of using a microcontroller coupled to re-programmable FPGAs is being used at the heart of Run-Time Reconfigurable (RTR) systems. This paper presents the development of an RTR system for DSP and telecommunication applications. It differs from other systems, in that it treats reconfiguration time as a key design parameter by employing “design for reconfiguration” where partial reconfiguration is identified in the design of the circuit architecture. Reductions of up to 75/100 in the implementation time of multiplication, division and square root circuits have been achieved using the Xilinx XC6200 FPGA family. A special hardware/software interface called the Virtual Hardware Handler has also been developed to support the design approach. It vastly simplifies the reconfiguration operation, reducing it to a simple process of passing pointers and data. The approach has been implemented on a windows-based RTR system.
机译:在运行时可重配置(RTR)系统的核心中使用了使用与可重编程FPGA耦合的微控制器的概念。本文介绍了用于DSP和电信应用的RTR系统的开发。它与其他系统的不同之处在于,它通过采用“重新配置设计”将重新配置时间作为关键设计参数,在电路架构设计中确定了部分重新配置。使用Xilinx XC6200 FPGA系列可将乘法,除法和平方根电路的实现时间减少多达75/100。还开发了一种称为虚拟硬件处理程序的特殊硬件/软件接口,以支持该设计方法。它极大地简化了重新配置操作,将其简化为传递指针和数据的简单过程。该方法已在基于Windows的RTR系统上实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号