...
首页> 外文期刊>Microprocessors and microsystems >A hybrid design-time/run-time scheduling flow to minimise the reconfiguration overhead of FPGAs
【24h】

A hybrid design-time/run-time scheduling flow to minimise the reconfiguration overhead of FPGAs

机译:设计时/运行时混合调度流程可最大程度地减少FPGA的重新配置开销

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Current multimedia applications are characterized by highly dynamic and non-deterministic behaviour as well as high-performance requirements. Potentially, partially reconfigurable fine-grain configurable architectures like FPGAs can be reconfigured at run-time to match the dynamic behaviour. However, the lack of programming support for dynamic task placement as well as the large configuration overhead has prevented their use for highly dynamic applications. To cope with these two problems, we have adopted an FPGA model with specific support for task allocation. On top of this model, we have applied an existing hybrid design-time/run-time scheduling flow initially developed for multiprocessor systems. Finally, we have extended this flow with specific modules that greatly reduce the reconfiguration overhead making it affordable for current multimedia applications.
机译:当前的多媒体应用程序的特征是高度动态和不确定的行为以及高性能要求。潜在地,可以在运行时重新配置部分可重新配置的细粒度可配置架构(如FPGA)以匹配动态行为。但是,由于缺少对动态任务放置的编程支持以及大量的配置开销,因此无法将其用于高度动态的应用程序。为了解决这两个问题,我们采用了一种FPGA模型,该模型特别支持任务分配。在此模型之上,我们应用了最初为多处理器系统开发的现有混合设计时/运行时调度流程。最后,我们使用特定的模块扩展了该流程,从而大大减少了重新配置的开销,使其对于当前的多媒体应用程序而言负担得起。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号