...
首页> 外文期刊>Journal of VLSI signal processing systems >A Low Power Approach to Floating Point Adder Design for DSP Applications
【24h】

A Low Power Approach to Floating Point Adder Design for DSP Applications

机译:用于DSP应用的低功耗浮点加法器设计方法

获取原文
获取原文并翻译 | 示例
           

摘要

The demand for high performance, low power floating point adder cores has been on the rise during the recent years particularly for DSP applications. In this paper, we present a new architecture for a low power, IEEE compatible, floating point adder, that is fast and has low latency. The functional partitioning of the adder into three distinct, clock gated data paths allows activity reduction. The switching activity function of the proposed adder is represented as a three state FSM. During any given operation cycle, only one of the data paths is active, during which time, the logic assertion status of the circuit nodes of the other data paths are held at their previous states. Critical path delay and latency are reduced by incorporating speculative rounding and pseudo leading zero anticipatory logic as well as data path simplifications. In contrast to conventional high speed floating point adders that use leading zero anticipatory logic, the proposed scheme offers a worst case power reduction of 50%.
机译:近年来,对高性能,低功耗浮点加法器内核的需求一直在上升,特别是对于DSP应用。在本文中,我们提出了一种用于低功耗,IEEE兼容的浮点加法器的新架构,该架构速度快且延迟低。加法器的功能划分为三个不同的时钟门控数据路径,可减少活动。所提出的加法器的开关活动功能被表示为三态FSM。在任何给定的操作周期内,只有一条数据路径处于活动状态,在此期间,其他数据路径的电路节点的逻辑断言状态保持在其先前状态。通过合并推测性舍入和伪前置零预期逻辑以及简化数据路径,可以减少关键路径的延迟和延迟。与使用领先的零预期逻辑的常规高速浮点加法器相比,所提出的方案可将最坏情况的功耗降低50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号