首页> 外文期刊>Journal of VLSI signal processing >High Speed 4-Symbol Arithmetic Encoder Architecture for Embedded Zero Tree-Based Compression
【24h】

High Speed 4-Symbol Arithmetic Encoder Architecture for Embedded Zero Tree-Based Compression

机译:嵌入式零树压缩的高速4符号算术编码器架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In state-of-the-art multimedia compression standards, arithmetic coding is widely used as a powerful entropy compression method. In the MPEG-4 standard a specific 4-symbol, multiple-context arithmetic coder is used for wavelet based image compression. In this paper we present a first-of-a-kind architecture capable of processing close to 1 symbol per cycle, managing multiple context in a simple, yet cost-efficient manner. We explain the need for such an architecture, develop the algorithm and propose an efficient implementation. The characteristics of the architecture are detailed and a comparison with other alternatives is presented. This architecture has been synthesized achieving a maximum speed of 170 MHz, equivalent to 340 Mbits/s.
机译:在最新的多媒体压缩标准中,算术编码被广泛用作一种强大的熵压缩方法。在MPEG-4标准中,特定的4符号,多上下文算术编码器用于基于小波的图像压缩。在本文中,我们提出了一种首创的架构,该架构能够在每个周期处理接近1个符号,以一种简单而又经济高效的方式管理多个上下文。我们解释了对这种架构的需求,开发了算法并提出了有效的实现方案。详细介绍了该体系结构的特征,并提出了与其他替代方案的比较。该架构已经过综合,可实现170 MHz的最大速度,相当于340 Mbits / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号