...
【24h】

Evaluating SoC Network Performance in MPEG-4 Encoder

机译:在MPEG-4编码器中评估SoC网络性能

获取原文
获取原文并翻译 | 示例

摘要

This paper shows how a bus topology performs as a System-on-Chip (SoC) interconnection. We measure and analyze Heterogeneous IP Block Interconnection (HIBI) bus for a multiple clock domain, Multiprocessor System-on-Chip (MPSoC) with an MPEG-4 video encoding application on FPGA. The studied MPSoC contains up to 22 IP blocks: 11 soft processors, 8 hardware accelerators and three other components. A novel approach of frequency scaling is used to isolate the impact of various architecture components. The system is benchmarked in various configurations. For example, HIBI is run at l00× speed with respect to processors to resemble ideal interconnection. Based on the measurements with up to 16.9frames/s CIF (352 × 288) encoding speed, estimation for HDTV resolution video encoder is presented. The required optimizations are discussed. Finally, it is shown that 25frames/s 1280 × 720 video encoder needs 55 MHz HIBI but 670 MHz general-purpose soft RISC processors. In practice, the processing performance has to be boosted by implementing hardware acceleration and improving memory hierarchy. Clearly, HIBI is not the limiting factor.
机译:本文展示了总线拓扑如何充当片上系统(SoC)互连。我们针对FPGA上具有MPEG-4视频编码应用的多时钟域,多处理器片上系统(MPSoC)来测量和分析异构IP块互连(HIBI)总线。所研究的MPSoC包含多达22个IP块:11个软处理器,8个硬件加速器和三个其他组件。一种新颖的频率缩放方法用于隔离各种体系结构组件的影响。该系统以各种配置为基准。例如,相对于处理器,HIBI以100倍的速度运行,类似于理想的互连。基于高达16.9帧/秒CIF(352×288)编码速度的测量,提出了对HDTV分辨率视频编码器的估计。讨论了所需的优化。最后,表明25帧/秒的1280×720视频编码器需要55 MHz HIBI,但需要670 MHz通用软RISC处理器。实际上,必须通过实现硬件加速和改进内存层次来提高处理性能。显然,HIBI不是限制因素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号