首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Design Strategy for Clocking and Runtime Parametrization in the Channelization Accelerator of Multistandard Radios
【24h】

Design Strategy for Clocking and Runtime Parametrization in the Channelization Accelerator of Multistandard Radios

机译:多标准无线电信道加速器中时钟和运行时参数化的设计策略

获取原文
获取原文并翻译 | 示例
           

摘要

The channelization function in the digital front-end is one of the most computationally intensive kernels in the software defined radio baseband. The channelization tasks of filtering and decimation can be efficiently performed by a multistage decimation filter structure. The individual filter stages within the decimation filter may operate at different clock rates which may be incommensurate. The multiplicity of clock signals required to support multiple standards necessitates that the clock generation circuitry be parameterizable. In addition to the clock rates of the filter stages, some of the filter stages themselves may need to be fully or partially parameterizable. The current work has two major contributions. Firstly we propose an architecture for generating the multiplicity of clock signals required in a each mode of a multistandard channelization accelerator using a single reference clock. Secondly we propose a mechanism for loading and locally storing the configuration data for the clock generation circuitry as well as the accelerator datapath while switching between standards.
机译:数字前端中的信道化功能是软件定义的无线电基带中计算量最大的内核之一。多级抽取滤波器结构可以有效地执行滤波和抽取的信道化任务。抽取滤波器内的各个滤波器级可能以不相称的不同时钟速率工作。支持多种标准所需的多种时钟信号使得时钟生成电路可参数化。除了滤波器级的时钟速率外,某些滤波器级本身可能还需要全部或部分参数化。当前的工作有两个主要贡献。首先,我们提出一种架构,用于使用单个参考时钟来生成多标准信道化加速器的每种模式下所需的时钟信号的多样性。其次,我们提出了一种机制,用于在标准之间切换时加载和本地存储时钟生成电路的配置数据以及加速器数据路径。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号