首页> 外文期刊>Journal of VLSI signal processing systems for signal, image, and video technology >Hierarchical Design of a Secure Image Sensor with Dynamic Reconfiguration
【24h】

Hierarchical Design of a Secure Image Sensor with Dynamic Reconfiguration

机译:具有动态重新配置的安全图像传感器的层次设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a secure reconfigurable hierarchical hardware architecture at the pixel and region level for smart image sensors to accelerate machine vision applications. The design maintains hierarchical processing that begins at the pixel level. It aims to reduce the computational burden on the sequential processor and increases the confidentiality of the sensor. We achieve this goal by preprocessing the data in parallel with event-based processing within the sensor and extract the local features, which are then forwarded to an encryption module. After that, an external processor can obtain the encrypted features to complete the vision application. This approach significantly accelerates the vision application by executing the low-level and mid-level image processing applications and simultaneously by reducing the data volume at the sensor level. The secure hardware architecture enables the vision application to perform in real-time with reliability. This hierarchical processing breaks the traditional sequential image processing and introduces parallelism for machine vision applications. We evaluate the design in FPGA and achieve the GDSII file in the ASIC platform at 800MHz. Simulation results show that the area overhead and power penalty for adding reconfiguration features stay in an acceptable range. Besides, removing redundant information, 84.01%, and 94.31% dynamic power can be saved at each pixel-level and region-level, respectively.
机译:本文介绍了像素和区域级别的安全可重新配置的分层硬件架构,用于智能图像传感器,以加速机器视觉应用程序。该设计维护了从像素级别开始的分层处理。它旨在减少顺序处理器上的计算负担,并增加传感器的机密性。我们通过与传感器内的基于事件的处理并行预处理数据来实现这一目标,并将其提取到局部特征,然后将其转发到加密模块。之后,外部处理器可以获得加密功能以完成视觉应用程序。这种方法通过在传感器级别下减少数据量来显着地加速视觉应用程序并同时加速视觉应用。安全硬件架构使Vision应用程序能够以可靠性实时执行。该分层处理中断传统的连续图像处理,并为机器视觉应用引入并行性。我们评估FPGA中的设计,并在800MHz的ASIC平台中实现GDSII文件。仿真结果表明,添加重新配置的面积开销和功率损失保持在可接受的范围内。此外,除了冗余信息,84.01%和94.31%的动态电力分别可以分别保存在每个像素级和区域级别。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号