...
首页> 外文期刊>Journal of semiconductor technology and science >A Highly Expandable Forwarded-Clock Receiver with Ultra-Slim Data Lane using Skew Calibration by Multi-Phase Edge Monitoring
【24h】

A Highly Expandable Forwarded-Clock Receiver with Ultra-Slim Data Lane using Skew Calibration by Multi-Phase Edge Monitoring

机译:具有超薄数据通道的高度可扩展的前向时钟接收器,采用偏斜校准和多相边缘监测

获取原文
获取原文并翻译 | 示例

摘要

A source-synchronous receiver based on a delay-locked loop is presented. It employs a shared global calibration control between channels, yet achieves channel expandability for high aggregate I/O bandwidth. The global calibration control accomplishes skew calibration, equalizer adaptation, and phase lock of all the channels in a calibration period, resulting in the reduced hardware overhead and area of each data lane. In addition, the weight-adjusted dual-interpolating delay cell, which is used in the multiphase DLL, guarantees sufficient phase linearity without using dummy delay cells, while offering a high-frequency operation. The proposed receiver is designed in the 90-nm CMOS technology, and achieves error-free eye openings of more than 0.5 UI across 9-28 inch Nelco4000-6 microstrips at 4-7 Gb/s and more than 0.42 UI at data rates of up to 9 Gb/s. The data lane occupies only 0.152 mm2 and consumes 69.8 mW, while the rest of the receiver occupies 0.297 mm2 and consumes 56.0 mW at the 7-Gb/s data-rate and supply voltage of 1.35 V.
机译:提出了一种基于延迟锁定环的源同步接收机。它在通道之间采用了共享的全局校准控制,但仍可实现通道扩展性,以实现高聚合I / O带宽。全局校准控制在校准周期内完成所有通道的偏斜校准,均衡器自适应和锁相,从而减少了硬件开销和每个数据通道的面积。此外,在多相DLL中使用的重量调整后的双插值延迟单元可在不提供虚拟延迟单元的情况下确保足够的相位线性,同时还能提供高频操作。拟议中的接收器采用90纳米CMOS技术设计,在4-7 Gb / s的速率下跨9-28英寸Nelco4000-6微带实现了超过0.5 UI的无错误眼图张开,而数据速率为0.42 UI时则达到了0.42 UI以上。高达9 Gb / s。在7 Gb / s数据速率和1.35 V的电源电压下,数据通道仅占0.152 mm2并消耗69.8 mW,其余接收器占0.297 mm2并消耗56.0 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号