...
首页> 外文期刊>Journal of Lightwave Technology >Design of Low-Power DSP-Free Coherent Receivers for Data Center Links
【24h】

Design of Low-Power DSP-Free Coherent Receivers for Data Center Links

机译:数据中心链路的低功耗,无DSP相干接收机设计

获取原文
获取原文并翻译 | 示例

摘要

Coherent detection offers high spectral efficiency and receiver sensitivity, but digital signal processing (DSP)-based coherent receivers may be prohibitively power hungry for data centers even when optimized for short-reach applications, where fiber propagation impairments are less severe. We propose and evaluate low-power DSP-free homodyne coherent receiver architectures for dual-polarization quadrature phase shift keying (DP-QPSK) for inter- and intradata center links. We propose a novel optical polarization demultiplexing technique, for DP-QPSK and higher-order modulation formats, with three cascaded phase shifters driven by marker tone detection circuitry. We consider carrier recovery based on either optical or electrical phase-locked loops (PLLs). We propose a novel multiplier-free phase detector based on XOR gates, which exhibits less than 0.5 dB power penalty relative to a conventional Costas loop phase detector. We also study the relative performance of homodyne DP-differential QPSK, for which carrier phase recovery is unnecessary. Our proposed DSP-free architectures exhibit ∼1 dB power penalty at small chromatic dispersion compared to their DSP-based counterparts. We estimate conservatively that the high-speed analog electronics of an electrical PLL-based coherent receiver consume nearly 4 W for 200 Gbit/s DP-QPSK, assuming a 90-nm complementary metal-oxide semiconductor process.
机译:相干检测可提供较高的频谱效率和接收器灵敏度,但是基于数字信号处理(DSP)的相干接收器可能会严重耗费数据中心的电量,即使针对短距离应用进行了优化(光纤传输损伤不那么严重)。我们提出并评估了用于数据中心和内部数据中心链路的双极化正交相移键控(DP-QPSK)的低功耗,无DSP零差相干接收机架构。我们为DP-QPSK和高阶调制格式提出了一种新颖的光偏振解复用技术,该技术具有三个由标记音检测电路驱动的级联移相器。我们考虑基于光学或电子锁相环(PLL)的载波恢复。我们提出了一种基于异或门的新型无乘法器相位检测器,相对于传统的Costas环路相位检测器,其功率损失小于0.5 dB。我们还研究了零差DP差动QPSK的相对性能,因为该性能不需要载波相位恢复。与基于DSP的同类架构相比,我们提出的无DSP架构在较小的色散下表现出约1 dB的功耗。我们保守地估计,假设采用90 nm互补金属氧化物半导体工艺,基于PLL的相干接收器的高速模拟电子器件对于200 Gbit / s DP-QPSK消耗近4W。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号