首页> 外文期刊>Journal of Electronic Testing >A Reconfigurable Power Conscious Core Wrapper and its Application to System-on-Chip Test Scheduling
【24h】

A Reconfigurable Power Conscious Core Wrapper and its Application to System-on-Chip Test Scheduling

机译:可重配置的功耗意识核心包装器及其在片上系统测试计划中的应用

获取原文
获取原文并翻译 | 示例
           

摘要

The increasing test application times required for testing system-on-chips (SOCs) is a problem that leads to higher costs. For modular core based SOCs it is possibly to employ a concurrent test scheme in order to lower the test application times. To allow each core to be tested as a separate unit, a wrapper is inserted for each core, the scan chains at each core are configured into a fixed number of wrapper chains, and the wrapper chains are connected to the test access mechanism. A problem with concurrent testing is that it leads to higher power consumption as several cores are active at a time. Power consumption above the specified limit of a core or above the limit of the system will cause damage and must be avoided. The power consumption must be controlled both at core level as well as on system level. In this paper, we propose a reconfigurable power conscious core wrapper that we include in a preemptive power constrained test scheduling algorithm. The advantages with the wrapper are that the number of wrapper chains at each core can dynamically be changed during test application and the possibility, through clock gating, to select the appropriate test power consumption for each core. The scheduling technique produces optimal solutions in respect to test time and selects wrapper configurations in a systematic manner while ensuring the power limits at core level and system level are not violated. The wrapper configurations are selected such that the number of wrapper configurations as well as the number of wrapper chains at each wrapper are minimized, which minimizes the wrapper logic as well as the total TAM routing. We have implemented the technique and the experimental results show the efficiency of our approach.
机译:测试片上系统(SOC)所需的增加的测试应用时间是一个导致更高成本的问题。对于基于模块化内核的SOC,可能会采用并行测试方案,以减少测试应用时间。为了允许将每个核心作为一个单独的单元进行测试,为每个核心插入一个包装器,将每个核心处的扫描链配置为固定数量的包装器链,并将包装器链连接到测试访问机制。并发测试的一个问题是,由于同时有多个内核处于活动状态,这会导致更高的功耗。功耗超过内核的指定限制或超过系统的限制会导致损坏,必须避免。功耗必须同时在核心级别和系统级别上进行控制。在本文中,我们提出了一种可重构的功耗意识核心包装器,该包装器包含在抢先功耗受限的测试调度算法中。包装器的优点是可以在测试应用期间动态更改每个内核的包装器链的数量,并且可以通过时钟门控为每个内核选择合适的测试功耗。调度技术可针对测试时间提供最佳解决方案,并以系统的方式选择包装器配置,同时确保不违反核心级别和系统级别的功率限制。选择包装器配置,以使包装器配置的数量以及每个包装器处的包装器链的数量最小化,从而使包装器逻辑以及总TAM路由最小化。我们已经实施了该技术,实验结果表明了该方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号