首页> 外文期刊>Journal of Computer and Systems Sciences International >Complex Minimization Method for Finite State Machines Implemented on Programmable Logic Devices
【24h】

Complex Minimization Method for Finite State Machines Implemented on Programmable Logic Devices

机译:在可编程逻辑器件上实现的有限状态机的复杂最小化方法

获取原文
获取原文并翻译 | 示例
       

摘要

A complex method for the minimization of finite state machines (FSMs) implemented on Programmable Logic Devices (PLDs) is proposed. In this method, such optimization criteria as the cost of implementation, power consumption, and speed of operation are taken into account already at the stage of minimizing internal states. It also makes it possible to take into consideration the parameters of technology of integrated circuits and the state assignment method. In addition, the proposed method allows one to minimize the number of transitions and input variables of the FSM. The method is based on sequential merging of two internal states. For this purpose, the set of all pairs of states that can be merged is found, and the pair that best satisfies the optimization criteria is chosen for merging. Algorithms for the estimation of optimization criteria values are described, and some features of the computer implementation of the proposed method are discussed.
机译:提出了一种在可编程逻辑器件(PLD)上实现的最小化有限状态机(FSM)的复杂方法。在这种方法中,已经在最小化内部状态的阶段考虑了诸如执行成本,功耗和操作速度之类的优化标准。还可以考虑集成电路技术的参数和状态分配方法。另外,所提出的方法允许最小化FSM的转变和输入变量的数量。该方法基于两个内部状态的顺序合并。为此,找到可以合并的所有状态对的集合,并选择最满足优化标准的对进行合并。描述了优化标准值的估计算法,并讨论了所提出方法的计算机实现的一些功能。

著录项

  • 来源
  • 作者

    V. V. Solovev;

  • 作者单位

    Bialystok University of Technology, Bialystok, Poland;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-18 02:48:27

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号