首页> 外文期刊>Journal of Circuits, Systems, and Computers >Fast Transaction-Level Model for Direct Memory Access Controller
【24h】

Fast Transaction-Level Model for Direct Memory Access Controller

机译:直接内存访问控制器的快速事务级模型

获取原文
获取原文并翻译 | 示例
           

摘要

Transaction-Level Modeling (TLM) has been widely used in system-level design in the past few years. Simulation speed of Virtual Platforms (VPs) depends mainly on the transactions which are initiated by the Programmer's View (PV) models of the VP devices. PV models are required to run at highest simulation speed. Data bus width as a hardware (HW) parameter should not reduce simulation speed of the modeled transactions. Furthermore, HW-related parameters should only be accounted for when considering timing of the models. A fast SystemC-TLM model is developed for the widely used ARM PrimeCell PL080 DMAC IP. The performance of the proposed model is validated against a developed RTL model for the same device. The effect of the transactions granularity on simulation speed is determined. Different programmed transfers are simulated and compared with open-source Quick Emulator (QEMU)-based models. The developed model is compared with the developed RTL, the open-source QEMU model, and the existing ARM Fast Model (AFM). It is shown that simulation time of the developed model is reduced by two orders of magnitude as compared to the other existing models.
机译:事务级建模(TLM)在过去几年中已广泛用于系统级设计中。虚拟平台(VP)的仿真速度主要取决于由VP设备的程序员视图(PV)模型启动的事务。需要PV模型以最高的仿真速度运行。数据总线宽度作为硬件(HW)参数不应降低建模事务的仿真速度。此外,仅在考虑模型时序时才应考虑与硬件相关的参数。针对广泛使用的ARM PrimeCell PL080 DMAC IP开发了一种快速的SystemC-TLM模型。相对于针对同一设备开发的RTL模型,验证了所提出模型的性能。确定事务粒度对仿真速度的影响。模拟了不同的编程传输,并与基于开源快速仿真器(QEMU)的模型进行了比较。将开发的模型与开发的RTL,开源QEMU模型和现有的ARM快速模型(AFM)进行比较。结果表明,与其他现有模型相比,开发模型的仿真时间减少了两个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号