...
首页> 外文期刊>Journal of circuits, systems and computers >RECONFIGURABLE LOW POWER ARCHITECTURE FOR FAULT TOLERANT PSEUDO-RANDOM NUMBER GENERATION
【24h】

RECONFIGURABLE LOW POWER ARCHITECTURE FOR FAULT TOLERANT PSEUDO-RANDOM NUMBER GENERATION

机译:可重构的低功耗架构,可实现容错伪随机数生成

获取原文
获取原文并翻译 | 示例

摘要

High operating speed, fault tolerance (FT), low power and reconfiguration become today dominant issues during development and design of linear feedback shift registers (LFSRs), used as sequence generators, with randomness properties, in a process of testing complex CMOS VLSI ICs. In our design solution, we accomplish FT by using triple modular redundancy (TMR), i.e., a hardware scheme that uses spatial redundancy. For reduction of dynamic power consumption, clock-gating technique, as a simple and effective method, is implemented. The reconfigurable FPGA architecture provides us a feature to program and configure the degree of the primitive polynomial that the LFSR uses. High speed of operation, over 100 MHz, during testing is achieved by using circuits fabricated in submicron technology. An architecture which integrates in a single structure (IP core) all aforementioned design issues, named fault tolerant reconfigurable low-power pseudo-random number generator (FT_RLRG), is described in this article. The design of FT_RLRG is of practical interest in testing triple modular FT systems in the presence of single event upsets (SEUs), especially in a case when the design is SRAM-based. As an IP core the FT_RLRG has been implemented both on FPGA and ASIC technology. The main idea was to design a low-cost and low-power hardware structure which is able to adjust to any standards (past, present and future) operating at high-speed with different polynomials (currently up to 32nd order). The performance of FT_RLRG in respect to speed of operation (up to 150 MHz for FPGA and ASIC designs), low hardware overhead (0.033 mm~2 area for ASIC and up to 530 slices for FPGA) and low-power consumption (0.45 mW for ASIC), for three different FPGA architecture (Spartan-3E, Virtex-4 and Virtex-6LP) and as an ASIC design implemented in 130 nm SiGe BiCMOS technology, have been estimated.
机译:如今,在测试复杂的CMOS VLSI IC的过程中,高线性度,低容错(FT),低功耗和重新配置已成为线性反馈移位寄存器(LFSR)的开发和设计过程中的主要问题,这些寄存器用作具有随机性的序列发生器。在我们的设计解决方案中,我们通过使用三重模块冗余(TMR),即使用空间冗余的硬件方案来完成FT。为了减少动态功耗,实现了时钟门控技术,作为一种简单有效的方法。可重配置的FPGA体系结构为我们提供了编程和配置LFSR使用的原始多项式的次数的功能。通过使用亚微米技术制造的电路,可以在测试过程中实现超过100 MHz的高速运行。本文介绍了一种将所有上述设计问题集成到单个结构(IP内核)中的体系结构,该体系结构称为容错可重构低功耗伪随机数生成器(FT_RLRG)。 FT_RLRG的设计对于在存在单事件翻转(SEU)的情况下测试三重模块化FT系统具有实际意义,特别是在基于SRAM的设计中。 FT_RLRG作为IP核已在FPGA和ASIC技术上实现。主要思想是设计一种低成本和低功耗的硬件结构,该结构能够适应使用不同多项式(当前最高为32阶)的高速运行的任何标准(过去,现在和将来)。 FT_RLRG的性能涉及以下方面:运算速度(对于FPGA和ASIC设计,高达150 MHz),低硬件开销(ASIC的面积为0.033 mm〜2,对于FPGA的芯片为530)和低功耗(对于FPGA,为0.45 mW)已经针对三种不同的FPGA架构(Spartan-3E,Virtex-4和Virtex-6LP)以及以130 nm SiGe BiCMOS技术实现的ASIC设计进行了评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号