首页> 外文期刊>Journal of circuits, systems and computers >Enhanced Technology Mapping for FPGAs with Exploration of Cell Configurations
【24h】

Enhanced Technology Mapping for FPGAs with Exploration of Cell Configurations

机译:通过探索单元配置的FPGA增强技术映射

获取原文
获取原文并翻译 | 示例
           

摘要

In the state-of-the-art field-programmable gate arrays (FPGAs), logic circuits are synthesized and mapped on clusters of look-up tables. However, arithmetic operations benefit from an existing dedicated adder along with a carry chain used to ensure a fast carry propagation. This carry chain is a dedicated wire available in the architecture of the FPGA and is as such independent of the external programmable routing resources. In this paper, we propose a variable-structure Boolean matching technology mapper with embedded decomposition techniques to map nonarithmetic logic functions on carry chains. Previously synthesized and mapped logic functions are adapted so that their outputs are routed using the dedicated carry chains instead of the external programmable interconnects. The experimental results show a reduction in the used routing resources as well as the circuit area when using this Boolean matching-based mapper on the Altera Stratix-Ⅲ FPGA.
机译:在最新的现场可编程门阵列(FPGA)中,逻辑电路被合成并映射到查找表的群集上。但是,算术运算得益于现有的专用加法器以及用于确保快速进位传播的进位链。该进位链是FPGA架构中可用的专用导线,因此独立于外部可编程路由资源。在本文中,我们提出了一种具有嵌入式分解技术的可变结构布尔匹配技术映射器,以将非算术逻辑函数映射到进位链上。调整了先前合成和映射的逻辑功能,以便使用专用进位链而不是外部可编程互连来路由其输出。实验结果表明,在AlteraStratix-ⅢFPGA上使用这种基于布尔匹配的映射器时,减少了所使用的路由资源以及电路面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号