首页> 外文期刊>International Journal of High Performance Systems Architecture >Efficient hardware implementations of QTL cipher for RFID applications
【24h】

Efficient hardware implementations of QTL cipher for RFID applications

机译:用于RFID应用的QTL密码的高效硬件实现

获取原文
获取原文并翻译 | 示例
           

摘要

Extensive deployment of ubiquitous computing devices brings wide range of privacy and security issues in the low-resource domain. Various lightweight algorithms are proposed to solve security problem for these resource-constrained environments. In this work, optimised hardware implementations of lightweight block cipher QTL are proposed in order to provide security with optimum resource utilisation. In proposed reduced datapath architecture, resource utilisation is reduced and it gives good trade-off between area and performance. In proposed pipelined architecture, encryption round is divided into two sub-stages. This design methodology significantly improves the operating frequency. As a result, this design is apt for high-speed applications. Moreover, the proposed unified architecture combines three key scheduling designs into single design for QTL encryption and provides flexible security. All three architectures are extensively evaluated and compared on the basis of performance, area utilisation, energy requirement and power consumption for their implementations in different FPGA platforms.
机译:普遍存在计算设备的广泛部署带来了低资源域中的广泛隐私和安全问题。提出了各种轻量级算法来解决这些资源受限环境的安全问题。在这项工作中,提出了优化的轻质块密码QTL的硬件实现,以便提供具有最佳资源利用率的安全性。在提出的DataPath架构中,资源利用率降低,并且在面积和性能之间提供良好的权衡。在提出的流水线架构中,加密轮分为两个子级。这种设计方法显着提高了工作频率。因此,该设计适用于高速应用。此外,所提出的统一架构将三个密钥调度设计与QTL加密的单一设计相结合,并提供了灵活的安全性。所有三种架构都是广泛的评估,并在不同FPGA平台中的实现的性能,区域利用,能源需求和功耗的基础上进行了广泛的评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号