首页> 外文期刊>International journal of enterprise network management >Power efficient digital circuits for ECG front end data acquisition mobile system
【24h】

Power efficient digital circuits for ECG front end data acquisition mobile system

机译:用于ECG前端数据采集移动系统的省电数字电路

获取原文
获取原文并翻译 | 示例
       

摘要

The electrical motion of the heart is characterised by the ECG signal. ECG elucidation can be used to detect the heart syndrome. This technology has an efficient diagnostic tool, due to the high regard of portable electronic products, low power system has fascinated more consideration in recent years. This work presents digital ECG data acquisition system to diminish the power consumption. In the proposed work, analogue block is not used, they convert the input voltage into a digital code by delay lines. This digital architecture is capable of operating with a low supply voltage such as 0.3 V and 0.1 V. In this architecture, analogue blocks such as low-noise amplifier (LNA) and filters are not used. A digital feedback loop is employed to cancel the impact of the dc offset on the circuit, which eliminates the requirements for coupling capacitors. The circuit is implemented in 130 nm and 65 nm CMOS process. The simulation results illustrate that the front-end circuit of digital architecture for 130 nm consumes 18.9 pW and 65 nm consumes 109 pW of power.
机译:心脏的电运动以ECG信号为特征。心电图阐明可用于检测心脏综合征。这项技术具有高效的诊断工具,由于便携式电子产品的高度重视,近年来低功耗系统引起了更多关注。这项工作提出了数字心电图数据采集系统,以减少功耗。在建议的工作中,不使用模拟模块,它们通过延迟线将输入电压转换为数字代码。这种数字架构能够在低电源电压(例如0.3 V和0.1 V)下工作。在这种架构中,未使用模拟模块,例如低噪声放大器(LNA)和滤波器。采用数字反馈环路来消除直流偏移对电路的影响,从而消除了对耦合电容器的要求。该电路以130 nm和65 nm CMOS工艺实现。仿真结果表明,用于130 nm的数字架构前端电路消耗18.9 pW的功率,而65 nm消耗109 pW的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号