...
首页> 外文期刊>International journal of electronics >Integrated mixed signal control IC for 500-kHz switching frequency buck regulator
【24h】

Integrated mixed signal control IC for 500-kHz switching frequency buck regulator

机译:集成混合信号控制IC,用于500kHz开关频率降压调节器

获取原文
获取原文并翻译 | 示例
           

摘要

The main purpose for this work is to study the challenges of designing a digital buck regulator using pipelined analog to digital converter (ADC). Although pipelined ADC can achieve high sampling speed, it will introduce additional phase lag to the buck circuit. Along with the latency brought by processing time of additional digital circuits, as well as the time delay associated with the switching frequency, the closed loop will be unstable; moreover, raw ADC outputs have low signal-to-noise ratio, which usually need back-end calibration. In order to compensate these phase lag and make control loop unconditional stable, as well as boost up signal-to-noise ratio of the ADC block with cost-efficient design, a finite impulse response filter followed by digital proportional-integral-derivative blocks were designed. All these digital function blocks were optimised with processing speed. In the system simulation, it can be found that this controller achieved output regulation within 10% of nominal 5V output voltage under 1A/mu s load transient condition; moreover, with the soft-start method, there is no turn-on overshooting. The die size of this controller is controlled within 3mm(2) by using 180nm CMOS technology.
机译:这项工作的主要目的是研究使用流水线模数转换器(ADC)设计数字降压稳压器的挑战。尽管流水线ADC可以实现较高的采样速度,但它将为降压电路引入额外的相位滞后。再加上其他数字电路处理时间带来的延迟以及与开关频率相关的时间延迟,闭环将变得不稳定;此外,原始ADC输出的信噪比很低,通常需要后端校准。为了补偿这些相位滞后并使控制环路无条件稳定,并通过具有成本效益的设计来提高ADC模块的信噪比,使用了有限脉冲响应滤波器以及数字比例-积分-微分模块。设计。所有这些数字功能块均以处理速度进行了优化。在系统仿真中,可以发现该控制器在1A /μs负载瞬态条件下达到了额定5V输出电压的10%范围内的输出调节。此外,采用软启动方法时,不会出现导通过冲。该控制器的芯片尺寸通过使用180nm CMOS技术控制在3mm(2)之内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号