首页> 外文期刊>International journal of computer science and network security >FPGA Design and Implementation of Matrix Multiplier Architectures for Image and Signal Processing Applications
【24h】

FPGA Design and Implementation of Matrix Multiplier Architectures for Image and Signal Processing Applications

机译:用于图像和信号处理应用的矩阵乘法器架构的FPGA设计和实现

获取原文
获取原文并翻译 | 示例
           

摘要

Matrix multiplication is the kernel operation used in many image and signal processing applications. In this paper, we present the design and Field Programmable Gate Array (FPGA) implementation of matrix multiplier architectures for use in image and signal processing applications. The designs are optimized for speed which is the main requirement in these applications. First design involves computation of dense matrix-vector multiplication which is used in image processing application. The design has been implemented on Virtex-4 FPGA and the performance is evaluated by computing the execution time on FPGA. Implementation results demonstrate that it can provide a throughput of 16970 frames per second which is quite adequate for most image processing applications. The second design involves multiplication of tri-matrix (three matrices) which is used in signal processing application. The proposed design for the multiplication of three matrices has been implemented on Spartan-3 and Virtex-II Pro platform FPGAs respectively. Implementation results are presented which demonstrate the suitability of FPGAs for such applications.
机译:矩阵乘法是许多图像和信号处理应用程序中使用的内核运算。在本文中,我们介绍了用于图像和信号处理应用的矩阵乘法器体系结构的设计和现场可编程门阵列(FPGA)实现。这些设计针对速度进行了优化,这是这些应用程序的主要要求。第一种设计涉及在图像处理应用中使用的密集矩阵矢量乘法的计算。该设计已在Virtex-4 FPGA上实现,并通过计算FPGA的执行时间来评估性能。实现结果表明,它可以提供每秒16970帧的吞吐量,对于大多数图像处理应用程序来说已经足够了。第二种设计涉及在信号处理应用中使用的三矩阵(三个矩阵)的乘法。分别在Spartan-3和Virtex-II Pro平台FPGA上实现了针对三个矩阵相乘的拟议设计。给出了实现结果,这些结果证明了FPGA在此类应用中的适用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号