首页> 外文期刊>International journal of communication systems >Architecture Design, Performance Analysis And Vlsiimplementation Of A Reconfigurable Shared Buffer for High-speed Switch/router
【24h】

Architecture Design, Performance Analysis And Vlsiimplementation Of A Reconfigurable Shared Buffer for High-speed Switch/router

机译:高速交换机/路由器可重配置共享缓冲区的体系结构设计,性能分析和实现

获取原文
获取原文并翻译 | 示例
       

摘要

Modern switches and routers require massive storage space to buffer packets. This becomes more significant as link speed increases and switch size grows. From the memory technology perspective, while DRAM is a good choice to meet capacity requirement, the access time causes problems for high-speed applications. On the other hand, though SRAM is faster, it is more costly and does not have high storage density. The SRAM/DRAM hybrid architecture provides a good solution to meet both capacity and speed requirements. From the switch design and network traffic perspective, to minimize packet loss, the buffering space allocated for each switch port is normally based on the worst-case scenario, which is usually huge. However, under normal traffic load conditions, the buffer utilization for such configuration is very low. Therefore, we propose a reconfigurable buffer-sharing scheme that can dynamically adjust the buffering space for each port according to the traffic patterns and buffer saturation status. The target is to achieve high performance and improve buffer utilization, while not posing much constraint on the buffer speed. In this paper, we study the performance of the proposed buffer-sharing scheme by both a numerical model and extensive simulations under uniform and non-uniform traffic conditions. We also present the architecture design and VLSI implementation of the proposed reconfigurable shared buffer using the 0.18 |im CMOS technology. Our results manifest that the proposed architecture can always achieve high performance and provide much flexibility for the high-speed packet switches to adapt to various traffic patterns. Furthermore, it can be easily integrated into the functionality of port controllers of modern switches and routers.
机译:现代的交换机和路由器需要大量的存储空间来缓冲数据包。随着链接速度的增加和交换机尺寸的增加,这一点变得更加重要。从内存技术的角度来看,虽然DRAM是满足容量要求的不错选择,但访问时间却给高速应用带来了麻烦。另一方面,尽管SRAM速度更快,但价格更高,并且存储密度也不高。 SRAM / DRAM混合体系结构为满足容量和速度要求提供了一个很好的解决方案。从交换机设计和网络流量的角度来看,为了最大程度地减少数据包丢失,分配给每个交换机端口的缓冲空间通常基于最坏的情况,通常情况下这是很大的。但是,在正常流量负载条件下,此类配置的缓冲区利用率非常低。因此,我们提出了一种可重配置的缓冲区共享方案,该方案可以根据流量模式和缓冲区饱和状态动态调整每个端口的缓冲区空间。目标是在不对缓冲区速度造成太大限制的情况下实现高性能并提高缓冲区利用率。在本文中,我们通过数值模型和大量模拟在均匀和非均匀交通条件下研究了所提出的缓冲区共享方案的性能。我们还介绍了使用0.18im CMOS技术的可重构共享缓冲区的体系结构设计和VLSI实现。我们的结果表明,所提出的体系结构始终可以实现高性能,并为高速分组交换机提供多种灵活性,以适应各种流量模式。此外,它可以轻松集成到现代交换机和路由器的端口控制器功能中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号