首页> 外文期刊>International journal of circuit theory and applications >Charge controlled delay element enabled widely linear power efficient MPCG-MDLL in 1.2V, 65nm CMOS
【24h】

Charge controlled delay element enabled widely linear power efficient MPCG-MDLL in 1.2V, 65nm CMOS

机译:电荷控制延迟元件可在1.2V,65nm CMOS中实现广泛的线性功率高效MPCG-MDLL

获取原文
获取原文并翻译 | 示例
       

摘要

In this work, a robust, low-power, widely linear multiphase clock generation and multiplying delay-locked loop (MPCG-MDLL) architecture is realized, using a new differential charge-mode delay element circuit topology. The heart of any MPCG-MDLL architecture is the delay element, and hence, the characteristics of the delay element influence the overall performance of the MPCG-MDLL, in terms of its specifications such as peak-to-peak jitter, lock range, delay range, control voltage range, and power consumption. The proposed eight-phase MPCG-MDLL along with the charge-mode delay element outperforms the conventional MPCG-MDLLs that deploy delay elements such as a current-starved inverter (CSI), wide-range CSI, triply controlled delay cell, digital-controlled delay element, and the like. The eight-phase MPCG-MDLL along with the new charge-mode delay element circuit topology is implemented in 1.2-V, 65-nm CMOS technology. The performance results show that the eight-stage delay line has a delay range from 640 to 960 ps over the rail-to-rail control voltage range. The implemented MPCG-DLL is robust over process, voltage, and temperature (PVT) corners and exhibits a lock range of 400 MHz and a peak-to-peak jitter of less than 60 fs for all the DLL output phases and peak-to-peak jitter of 0.54 and 1.24 ps for the synthesized 5-GHz clocks for an input reference clock frequency of 1.25 GHz. The MPCG-MDLL consumes 4.74 mW of power and occupies an area of 0.017 mm(2).
机译:在这项工作中,使用新的差分电荷模式延迟元件电路拓扑结构,实现了一种健壮的,低功耗,广泛线性的多相时钟生成和乘法延迟锁定环(MPCG-MDLL)架构。任何MPCG-MDLL体系结构的核心都是延迟元素,因此,延迟元素的特性会影响MPCG-MDLL的整体性能,如峰峰值抖动,锁定范围,延迟等。范围,控制电压范围和功耗。拟议的八相MPCG-MDLL与充电模式延迟元件的性能优于部署延迟元件的常规MPCG-MDLL,例如电流不足的逆变器(CSI),宽范围CSI,三重控制延迟单元,数字控制延迟元素等。八相MPCG-MDLL与新的电荷模式延迟元件电路拓扑一起以1.2V,65nm CMOS技术实现。性能结果表明,八级延迟线在轨至轨控制电压范围内的延迟范围为640到960 ps。所实现的MPCG-DLL在过程,电压和温度(PVT)拐角处均具有鲁棒性,并且在所有DLL输出相位和峰峰值均表现出400 MHz的锁定范围和小于60 fs的峰峰值抖动。输入的参考时钟频率为1.25 GHz时,合成的5 GHz时钟的峰值抖动为0.54和1.24 ps。 MPCG-MDLL消耗4.74 mW的功率,并占用0.017 mm(2)的面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号