首页> 外文期刊>Integration >FPGA implementation of dynamically reconfigurable IoT security module using algorithm hopping
【24h】

FPGA implementation of dynamically reconfigurable IoT security module using algorithm hopping

机译:使用算法跳跃的动态可重新配置的IoT安全模块的FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

Internet of Things (IoT) is a promising technology that is continuously spreading around the world leading to many challenges facing cryptographic designers who are trying to fulfill the security standards of IoT constrained devices. In this work, a new design is proposed that adds a new dimension of security by using the concept of frequency hopping to generate a pseudo-random pattern for switching between 5 lightweight cryptographic ciphers: AEGIS, ASCON, COLM, Deoxys and OCB that are participating in the Competition for Authenticated Encryption, Security, Applicability, and Robustness (CAESAR). The proposed design exploits the advantages of Dynamic Partial Reconfiguration (DPR) technology in Field Programmable Gate Arrays (FPGAs) to switch between the 5 ciphers using Internal Configuration Access Port controller (AXI-HWICAP) providing a decrease of 58% and 80% in area utilization and power consumption respectively. The design is synthesized using Xilinx Vivado 2015.2 and mounted on Zynq evaluation board (XC7Z020LG484-1).
机译:物联网(IoT)是一项有前途的技术,它在世界范围内不断传播,从而导致试图满足IoT受限设备的安全标准的密码设计人员面临许多挑战。在这项工作中,提出了一种新设计,该设计通过使用跳频的概念来生成伪随机模式以在5种轻量密码之间进行切换来增加安全性的新维度:AEGIS,ASCON,COLM,Deoxys和OCB参与其中。认证加密,安全性,适用性和鲁棒性竞赛(CAESAR)中的获奖者。拟议的设计利用了现场可编程门阵列(FPGA)中的动态部分重配置(DPR)技术的优势,可以使用内部配置访问端口控制器(AXI-HWICAP)在5个密码之间切换,从而减少了58%和80%的面积利用率和功耗。该设计使用Xilinx Vivado 2015.2进行了综合,并安装在Zynq评估板上(XC7Z020LG484-1)。

著录项

  • 来源
    《Integration》 |2019年第9期|108-121|共14页
  • 作者单位

    German Univ Cairo, Elect Dept, Cairo 11835, Egypt;

    German Univ Cairo, Elect Dept, Cairo 11835, Egypt;

    Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt;

    Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt;

    German Univ Cairo, Elect Dept, Cairo 11835, Egypt|GTU Darmstadt, Integrated Elect Syst Lab, Darmstadt, Germany;

    German Univ Cairo, Elect Dept, Cairo 11835, Egypt;

    KAUST, Comp Elect & Math Sci & Engn CEMSE Div, Thuwal 239556900, Saudi Arabia;

    Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt|Univ Sci & Technol, Zewail City Sci & Technol, Nanotechnol & Nanoelect Program, Giza 12578, Egypt;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    CAESAR; FPGA; DPR; Cryptography; Flopping; AEAD; IoT;

    机译:凯撒;FPGA;DPR;加密;翻转;AEAD;物联网;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号