首页> 外文期刊>Instrumentation and Measurement, IEEE Transactions on >A New Architecture of Test Response Analyzer Based on the Berlekamp–Massey Algorithm for BIST
【24h】

A New Architecture of Test Response Analyzer Based on the Berlekamp–Massey Algorithm for BIST

机译:基于Berlekamp–Massey算法的BIST测试响应分析器的新架构

获取原文
获取原文并翻译 | 示例
           

摘要

Lately, built-in self-test (BIST) has been of great importance in the manufacture of very large scale integration (VLSI) circuits. Most BIST schemes compress the test response into a compact signature using space and/or time compaction. A fundamental problem associated with response compaction is error masking or aliasing. In this paper, an alternative zero-aliasing test response evaluation scheme for BIST is presented. The main conceptual ingredient utilized to build the proposed scheme is the application of the Berlekamp–Massey algorithm (BMA). The BMA provides a general solution for synthesizing the shortest linear feedback shift register (LFSR) capable of generating a given finite sequence. Basically, on the BIST design stage and considering the fault-free test response sequence, the BMA is used to synthesize an LFSR capable of generating this sequence in an economical way. The BIST testing stage consists in comparing the obtained test response sequence of the circuit under test (CUT) with the fault-free test response sequence generated by the LFSR previously designed. This way, a testing of the CUT can be made. It is observed that there is no aliasing using the proposed scheme. The key to make this scheme attractive is to keep the LFSR length as small as possible. Based on it, two derived schemes, called Simple-LFSR and Multi-LFSR, are shown to try to solve this problem. Experimental results are shown for some ISCAS85 benchmarks.
机译:近年来,内置自测(BIST)在超大规模集成电路(VLSI)电路的制造中已经非常重要。大多数BIST方案使用空间和/或时间压缩将测试响应压缩为紧凑的签名。与响应压缩相关的一个基本问题是错误屏蔽或混叠。本文提出了一种用于BIST的替代零混淆测试响应评估方案。用于构建建议方案的主要概念要素是Berlekamp-Massey算法(BMA)的应用。 BMA提供了一种通用的解决方案,用于合成能够生成给定有限序列的最短线性反馈移位寄存器(LFSR)。基本上,在BIST设计阶段并考虑无故障测试响应序列,BMA用于合成能够以经济方式生成该序列的LFSR。 BIST测试阶段包括将获得的被测电路(CUT)的测试响应序列与先前设计的LFSR生成的无故障测试响应序列进行比较。这样,可以对CUT进行测试。观察到使用所提出的方案没有混叠。使该方案具有吸引力的关键是保持LFSR的长度尽可能小。在此基础上,展示了两种派生方案,分别称为Simple-LFSR和Multi-LFSR,以尝试解决此问题。显示了一些ISCAS85基准的实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号