...
首页> 外文期刊>IEEE Transactions on Industry Applications >Improved Neutral-Point Voltage Balancing Control With Time Delay Compensation and Antiwindup Loop for a Three-Level NPC Inverter
【24h】

Improved Neutral-Point Voltage Balancing Control With Time Delay Compensation and Antiwindup Loop for a Three-Level NPC Inverter

机译:采用时间延迟补偿和防挤出回路改进中性点电压平衡控制,为三级NPC逆变器

获取原文
获取原文并翻译 | 示例
           

摘要

This article proposes an improved neutral-point voltage balancing control (NPVBC) with time delay compensation and an antiwindup loop based on a dynamic change limit for a three-level neutral-point clamped (NPC) voltage-source inverter. NPVBC is essential for a three-level NPC inverter since it has a separate dc link. In an NPVBC based on the carrier-based pulsewidth modulation (CBPWM), the neutral-point (NP) voltage is regulated by synthesizing the NP current. The conventional NP voltage balancing controller is designed as a proportional-integral controller; however, time delays due to the digital control and pulsewidth modulation, and antiwindup loop were not considered despite the fact that digital control delay disturbs the accurate synthesis of NP current and the windup phenomenon may appear on the regulator since synthesizable NP current range can be limited by operating condition. To solve these problems, this article proposes improvement methods for NPVBC with digital delay compensation and an antiwindup loop based on CBPWM. Analysis on the effect of digital delay is described, and the time delays compensation method is proposed. Furthermore, an NP voltage balancing controller with an antiwindup loop is proposed along with an analysis of the synthesizable NP current range. With the proposed method, NP voltage ripples can be reduced, and control stability of the NPVBC can be greatly improved by preventing the windup phenomenon that may occur when the inverter output is insufficient. To verify the proposed methods, simulations and experiments, including elevator tower test, were conducted, and the results verify the effectiveness of the proposed methods.
机译:本文提出了一种具有时间延迟补偿和基于三级中性点钳位(NPC)电压源逆变器的动态变化限制的时间延迟补偿和防延迟回路的中性点电压平衡控制(NPVBC)。 NPVBC对于三级NPC逆变器至关重要,因为它具有单独的直流链路。在基于载波的脉冲宽度调制(CBPWM)的NPVBC中,通过合成NP电流来调节中性点(NP)电压。传统的NP电压平衡控制器被设计为比例积分控制器;然而,尽管数字控制延迟发生了数字控制延迟扰动的情况下,不考虑由于数字控制延迟扰动,并且卷绕现象可能出现在调节器上的准确合成,因此不考虑由于数字控制和脉冲宽度调制而导致的时间延迟。通过操作条件。为了解决这些问题,本文提出了基于CBPWM的数字延迟补偿和Antiumupup环路的NPVBC改进方法。描述了数字延迟效果的分析,提出了时间延迟补偿方法。此外,提出了具有防延迟回路的NP电压平衡控制器以及可合成的NP电流范围的分析。利用所提出的方法,可以减少NP电压纹波,并且通过防止可能发生的逆变器输出不足时可能发生的卷绕现象,可以大大提高NPVBC的控制稳定性。为了验证所提出的方法,模拟和实验,包括电梯塔测试,并验证了所提出的方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号