...
【24h】

A 0.9-V 12-bit 40-MSPS Pipeline ADC for Wireless Receivers

机译:用于无线接收器的0.9V 12位40MSPS管线ADC

获取原文
获取原文并翻译 | 示例

摘要

A 0.9-V 12-bit 40-MSPS pipeline ADC with I/Q amplifier sharing technique is presented for wireless receivers. To achieve high linearity even at 0.9-V supply, the clock signals to sampling switches are boosted over 0.9 V in conversion stages. The clock-boosting circuit for lifting these clocks is shared between I-ch ADC and Q-ch ADC, reducing the area penalty. Low supply voltage narrows the available output range of the operational amplifier. A pseudo-differential (PD) amplifier with two-gain-stage common-mode feedback (CMFB) is proposed in views of its wide output range and power efficiency. This ADC is fabricated in 90-nm CMOS technology. At 40MS/s, the measured SNDR is 59.3 dB and the corresponding effective number of bits (ENOB) is 9.6. Until Nyquist frequency, the ENOB is kept over 9.3. The ADC dissipates 17.3mW/ch, whose performances are suitable for ADCs for mobile wireless systems such as WLAN/WiMAX.
机译:针对无线接收器,提出了具有I / Q放大器共享技术的0.9V 12位40MSPS流水线ADC。为了即使在0.9V电源下也能实现高线性度,在转换阶段将采样开关的时钟信号升压至0.9V以上。在I-ch ADC和Q-ch ADC之间共享用于提升这些时钟的时钟增强电路,从而减少了面积损失。低电源电压会缩小运算放大器的可用输出范围。考虑到其宽的输出范围和功率效率,提出了一种具有两级共模反馈(CMFB)的伪差分(PD)放大器。该ADC采用90纳米CMOS技术制造。在40MS / s时,测得的SNDR为59.3 dB,相应的有效位数(ENOB)为9.6。直到奈奎斯特频率,ENOB保持在9.3以上。 ADC的功耗为17.3mW / ch,其性能适合于WLAN / WiMAX等移动无线系统的ADC。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号