...
首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >A Self-Calibrating Per-Pin Phase Adjuster for Source Synchronous Double Data Rate Signaling in Parallel Interface
【24h】

A Self-Calibrating Per-Pin Phase Adjuster for Source Synchronous Double Data Rate Signaling in Parallel Interface

机译:用于并行接口中源同步双数据速率信令的自校准每引脚相位调节器

获取原文
获取原文并翻译 | 示例
           

摘要

A self-calibrating per-pin phase adjuster, which does not require any feedback from the slave chip and a multi-phase clock in the master and slave chips, is proposed for a high speed parallel chip-to-chip interface with a source synchronous double data rate (DDR) signaling. It achieves not only per-pin phase adjustment but also 90° phase shift of a strobe signal for a source synchronous DDR signaling. For this self-calibration, the phase adjuster measures and compensates the only relative mismatched delay among channels by utilizing on-chip time-domain reflec-tometry (TDR). Thus, variable delay lines, finite state machines, and a test signal generator are additionally required for the proposed phase adjuster. In addition, the power-gating receiver is used to reduce the discontinuity effect of the channel including parasitic components of chip package. To verify the proposed self-calibrating per-pin phase adjuster, the transceivers with 16 data, strobe, and clock signals for the interface with a source synchronous DDR signaling were implemented by using a 60 nm 1-poly 3-metal CMOS DRAM process with a 1.5 V supply. Each phase skew between Strobe and 16 Data was corrected within 0.028UI at 1.6-Gb/s data rate in a point-to-point channel.
机译:针对具有源同步的高速并行芯片到芯片接口,提出了一种自校准的每引脚相位调节器,它不需要从芯片的反馈,也不需要主芯片和从芯片中的多相时钟。双倍数据速率(DDR)信令。对于源同步DDR信令,它不仅可以实现每引脚的相位调整,还可以实现选通信号的90°相移。对于这种自校准,相位调节器通过利用片上时域反射计(TDR)来测量和补偿通道之间唯一的相对失配延迟。因此,对于所提出的相位调节器,另外需要可变延迟线,有限状态机和测试信号发生器。另外,功率门控接收机用于减小包括芯片封装的寄生成分的通道的不连续效应。为了验证建议的自校准每引脚相位调整器,通过使用60 nm 1-poly 3-metal CMOS DRAM工艺实现了具有16个数据,选通和时钟信号的收发器,用于与源同步DDR信号接口。 1.5 V电源。在点对点通道中以1.6 Gb / s的数据速率在0.028UI内校正了Strobe和16 Data之间的每个相位偏斜。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号