首页> 外文期刊>IEICE Transactions on Electronics >A 256-Element Associative Parallel Processor
【24h】

A 256-Element Associative Parallel Processor

机译:256个元素的关联并行处理器

获取原文
获取原文并翻译 | 示例
       

摘要

A 256-element associative processing chip is designed for pixel-parallel image processing and machine vision applications. A five-transistor three-state dynamic memory cell is used, and each processing element has 64 trits of memory. Other processing element components include a function generator, an activity register, and connections to a reconfigurable mesh network and a response resolution subsystem. These are implemented with compact circuits designed within memory pitch constraints. The chip was fabricated in a double-poly CCD-CMOS process and characterized as fully functional. A sample image processing application is demonstrated on a four-chip prototype system.
机译:256个元素的关联处理芯片被设计用于像素并行图像处理和机器视觉应用。使用了一个五晶体管三态动态存储单元,每个处理元件具有64个三态存储器。其他处理元素组件包括函数生成器,活动寄存器以及与可重新配置的网格网络和响应解析子系统的连接。这些通过在存储器间距约束内设计的紧凑电路来实现。该芯片采用双多晶硅CCD-CMOS工艺制造,具有完整功能。在四芯片原型系统上演示了示例图像处理应用程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号