首页> 外文期刊>IEICE Transactions on Electronics >Remarkable Cycles Reduction in GSM Voice Coding by Reconfigurable Coprocessor with Standard Interface
【24h】

Remarkable Cycles Reduction in GSM Voice Coding by Reconfigurable Coprocessor with Standard Interface

机译:具有标准接口的可重新配置协处理器,可显着减少GSM语音编码中的周期

获取原文
获取原文并翻译 | 示例
           

摘要

A reconfigurable coprocessor for ETSI-GSM voice coding application domain is presented, synthesized and tested. An average overall reduction of more than 55% cycles with respect to standard RISC processors with DSP features is obtained. Such improvement together with locality and temporal correlation allows a reduction of power consumption, while standard interfacing technique ensures maximum flexibility.
机译:提出,合成和测试了用于ETSI-GSM语音编码应用领域的可重构协处理器。与具有DSP功能的标准RISC处理器相比,平均平均减少了超过55%的周期。此类改进以及局部性和时间相关性可降低功耗,而标准接口技术可确保最大的灵活性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号