首页> 外文期刊>IEICE Transactions on Electronics >Power Reduction during Scan Testing Based on Multiple Capture Technique
【24h】

Power Reduction during Scan Testing Based on Multiple Capture Technique

机译:基于多重捕获技术的扫描测试过程中的功耗降低

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present a multiple capture approach to reducing the peak power as well as average power consumption during testing. The basic idea behind is to divide a scan chain into two sub-scan chains, and only one sub-scan chain will be enabled at a time during the scan shift or capture operations. We develop a pattern insertion technique to efficiently deal with the capture violation problem during the capture cycle. In order to alleviate the timing cost due to the insertion of redundant patterns, a scan chain partitioning method incorporated with test pattern reordering is developed to reduce the testing time. Experimental results for large ISCAS'89 benchmark circuits show that the proposed approach can efficiently reduce peak and average power with little timing overhead.
机译:在本文中,我们提出了一种多重捕获方法来降低峰值功率以及测试期间的平均功耗。背后的基本思想是将扫描链分为两个子扫描链,并且在扫描移位或捕获操作期间一次仅启用一个子扫描链。我们开发了一种模式插入技术,可以在捕获周期内有效处理捕获冲突问题。为了减轻由于插入冗余图案而导致的时序成本,开发了结合有测试图案重新排序的扫描链划分方法以减少测试时间。大型ISCAS'89基准电路的实验结果表明,该方法可以有效地降低峰值和平均功率,而时序开销却很小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号