首页> 外文期刊>IEICE Transactions on Electronics >Improvement of Address Discharge Delay Time Using Modified Reset Waveform in AC Plasma Display Panel
【24h】

Improvement of Address Discharge Delay Time Using Modified Reset Waveform in AC Plasma Display Panel

机译:在AC等离子显示面板中使用修改后的复位波形改善地址放电延迟时间

获取原文
获取原文并翻译 | 示例
       

摘要

In order to improve the address discharge characteristics, we propose the modified selective reset waveform utilizing the address-bias voltage (V_(a-bias)) during the ramp-up period. It is revealed that the proper V_(a-bias) makes the weak discharge between the address and scan electrodes which plays a role in sufficiently removing the wall charge, thereby contributing to minimizing the wall-voltage variation during the address-period. As a result of adopting the V_(a-bias) in the conventional selective reset driving waveform, it was found that the address discharge delay time can be shortened by approximately 40 ns and the address period of each subfield can be significantly reduced by about 43μs.
机译:为了改善地址放电特性,我们提出了在斜坡上升期间利用地址偏置电压(V_(a-bias))修改后的选择性复位波形。揭示了适当的V_(a-bias)使得寻址电极和扫描电极之间的弱放电在充分去除壁电荷方面起作用,从而有助于最小化寻址期间的壁电压变化。通过在常规的选择性复位驱动波形中采用V_(a-bias),发现寻址放电延迟时间可以缩短约40 ns,每个子场的寻址周期可以显着减少约43μs。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号