首页> 外文期刊>IEICE Transactions on Electronics >Integration of Behavioral Synthesis and Floorplanning for Asynchronous Circuits with Bundled-Data Implementation
【24h】

Integration of Behavioral Synthesis and Floorplanning for Asynchronous Circuits with Bundled-Data Implementation

机译:具有捆绑数据实现的异步电路行为综合和布局规划的集成

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper, we propose a synthesis method for asynchronous circuits with bundled-data implementation. The proposed method iteratively applies behavioral synthesis and floorplanning to obtain a near optimum circuit in the term of latency under given design constraints. To improve latency, behavioral synthesis and floorplanning are carried out so that the delay of the control circuit is minimized and the addition of delay elements to satisfy timing constraints is minimized. We evaluate the effectiveness of the proposed method in terms of latency, area, and the number of timing violations while synthesizing several benchmarks. Experimental results show that the proposed method synthesizes faster circuits compared to the circuit synthesized without the proposed method. Also, the proposed method is effective to reduce the number of timing violations.
机译:在本文中,我们提出了一种具有捆绑数据实现的异步电路综合方法。所提出的方法在给定的设计约束下,在等待时间方面迭代地应用行为综合和布局规划以获得接近最佳的电路。为了改善等待时间,进行了行为综合和布局规划,以使得控制电路的延迟最小化,并且满足时序约束的延迟元件的添加最小化。我们在综合几个基准的同时,根据时延,面积和违反时序的次数评估了该方法的有效性。实验结果表明,与不采用该方法进行合成的电路相比,该方法可以更快地合成电路。而且,所提出的方法有效地减少了时序违规的次数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号