首页> 外文期刊>IEICE Transactions on Electronics >A 580 fs-Resolution Time-to-Digital Converter Utilizing Differential Pulse-Shrinking Buffer Ring in 0.18μm CMOS Technology
【24h】

A 580 fs-Resolution Time-to-Digital Converter Utilizing Differential Pulse-Shrinking Buffer Ring in 0.18μm CMOS Technology

机译:利用差分脉冲收缩缓冲环和0.18μmCMOS技术的580 fs分辨率时间数字转换器

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes a sub-ps resolution TDC utilizing a differential pulse-shrinking buffer ring. This scheme uses two differentially-operated pulse-shrinking inverters and the TDC resolution is finely controlled by the transistor size ratio between them. The proposed TDC realizes 9bit, 580fs resolution in a 0.18μm CMOS technology with 0.04 mm~2 area, and achieves DNL and INL of +0.8/-0.8LSB and +4.3/-4.0LSB, respectively, without linearity calibration. A power dissipation at 1.5MS/s ranges from 10.8 to 12.6mW depending on the input time intervals.
机译:本文提出了一种使用差分脉冲收缩缓冲环的亚ps分辨率TDC。该方案使用两个差分操作的脉冲收缩反相器,并且TDC分辨率由它们之间的晶体管尺寸比精确控制。拟议的TDC在0.18μmCMOS技术中实现了9位,580fs分辨率,面积为0.04 mm〜2,并且在不进行线性校准的情况下,其DNL和INL分别为+ 0.8 / -0.8LSB和+ 4.3 / -4.0LSB。根据输入时间间隔,1.5MS / s的功耗范围为10.8至12.6mW。

著录项

  • 来源
    《IEICE Transactions on Electronics》 |2012年第4期|p.661-667|共7页
  • 作者单位

    Department of Electrical Engineering and Information Systems, The University of Tokyo, Tokyo, 113-8656 Japan;

    THine Electronics, Inc., Tokyo, 100-0005 Japan;

    THine Electronics, Inc., Tokyo, 100-0005 Japan;

    THine Electronics, Inc., Tokyo, 100-0005 Japan;

    THine Electronics, Inc., Tokyo, 100-0005 Japan;

    Department of Electrical Engineering and Information Systems, The University of Tokyo, Tokyo, 113-8656 Japan;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    time-to-digital converter; pulse shrinking; buffer ring;

    机译:时间数字转换器脉冲收缩缓冲环;
  • 入库时间 2022-08-18 00:26:16

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号