...
首页> 外文期刊>IEICE Transactions on Communications >A Design of Low Latency Random Access Preamble Detector for LTE Uplink Receiver
【24h】

A Design of Low Latency Random Access Preamble Detector for LTE Uplink Receiver

机译:LTE上行接收器的低延迟随机接入前导检测器设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a hardware design of high throughput, low latency preamble detector for 3GPP LTE physical random access channel (PRACH) receiver. The presented PRACH receiver uses the pipelined structure to improve the throughput of power delay profile (PDP) generation which is executed multiple times during the preamble detection. In addition, to reduce detection latency, we propose an instantaneous preamble detection method for both restricted and unrestricted set. The proposed preamble detection method can detect all existing preambles directly and instantaneously from PDP output while conducting PDP combining for restricted set. The PDP combining enables the PRACH receiver to detect preambles robustly even in severe Doppler effect or frequency error exist. Using proposed method, the worst case preamble detection latency time can be less than 1 ms with 136 MHz clock and the proposed PRACH receiver can be implemented with approximately 237k equivalent ASIC gates count or occupying 30.2% of xc6v1x130t FPGA device.
机译:本文提出了一种用于3GPP LTE物理随机接入信道(PRACH)接收机的高吞吐量,低等待时间前导检测器的硬件设计。提出的PRACH接收机使用流水线结构来改善功率延迟分布(PDP)生成的吞吐量,该过程在前同步码检测期间执行了多次。另外,为了减少检测延迟,我们提出了一种针对受限集和非受限集的瞬时前导码检测方法。所提出的前同步码检测方法可以在对受限集进行PDP合并时直接从PDP输出中立即检测所有现有的前同步码。 PDP组合使PRACH接收器即使在严重的多普勒效应或存在频率误差的情况下也能够稳健地检测前同步码。使用所提出的方法,最坏情况的前同步码检测等待时间在136 MHz时钟下可以小于1 ms,并且所提出的PRACH接收器可以实现约237k等效ASIC门数或占xc6v1x130t FPGA器件的30.2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号