...
首页> 外文期刊>IEEE Transactions on Signal Processing >High-Throughput Energy-Efficient LDPC Decoders Using Differential Binary Message Passing
【24h】

High-Throughput Energy-Efficient LDPC Decoders Using Differential Binary Message Passing

机译:使用差分二进制消息传递的高吞吐量节能LDPC解码器

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present energy-efficient architectures for decoders of low-density parity check (LDPC) codes using the differential decoding with binary message passing (DD-BMP) algorithm and its modified variant (MDD-BMP). We also propose an improved differential binary (IDB) decoding algorithm. These algorithms offer significant intrinsic advantages in the energy domain: simple computations, low interconnect complexity, and very high throughput, while achieving error correction performance up to within 0.25 dB of the offset min-sum algorithm. We report on fully parallel decoder implementations of (273, 191), (1023, 781), and (4095, 3367) finite geometry-based LDPC codes in 65 nm CMOS. Using the MDD-BMP algorithm, these decoders achieve respective areas of 0.28 ${rm mm}^{2}$ , 1.38 ${rm mm}^{2}$ , and 15.37 ${rm mm}^{2}$, average throughputs of 37 Gbps, 75 Gbps, and 141 Gbps, and energy efficiencies of 4.9 pJ/bit, 13.2 pJ/bit, and 37.9 pJ/bit with a 1.0 V supply voltage in post-layout simulations. At a reduced supply voltage of 0.8 V, these decoders achieve respective throughputs of 26 Gbps, 54 Gbps, and 94 Gbps, and energy efficiencies of 3.1 pJ/bit, 8.2 pJ/bit, and 23.5 pJ/bit. We also report on a fully parallel implementation of IDB for the (2048, 1723) LDPC code specified in the IEEE 802.3an (10GBASE-T) standard. This decoder achieves an area of 1.44 ${rm mm}^{2}$, average throughput of 172 Gbps, and an energy efficiency of 2.8 pJ/bit with a 1.0 V supply voltage; at 0.8 V, it achieves throughput of 116 Gbps and energy efficiency of 1.7 pJ/bit.
机译:在本文中,我们提出了一种具有低密度奇偶校验(LDPC)码的解码器的节能架构,该解码器采用了带二进制消息传递的差分解码(DD-BMP)算法及其改进的变体(MDD-BMP)。我们还提出了一种改进的差分二进制(IDB)解码算法。这些算法在能源领域具有显着的内在优势:计算简单,互连复杂度低,吞吐量非常高,同时实现了误差最小和算法的0.25 dB以内的纠错性能。我们报告了在65 nm CMOS中基于(273,191),(1023,781)和(4095,3367)有限几何的LDPC码的完全并行解码器实现。使用MDD-BMP算法,这些解码器分别获得0.28 $ {rm mm} ^ {2} $,1.38 $ {rm mm} ^ {2} $和15.37 $ {rm mm} ^ {2} $,在布局后仿真中,电源电压为1.0 V时,平均吞吐量为37 Gbps,75 Gbps和141 Gbps,能效为4.9 pJ / bit,13.2 pJ / bit和37.9 pJ / bit。在0.8 V的降低电源电压下,这些解码器分别实现了26 Gbps,54 Gbps和94 Gbps的吞吐量,以及3.1 pJ / bit,8.2 pJ / bit和23.5 pJ / bit的能效。我们还报告了IEEE 802.3an(10GBASE-T)标准中指定的(2048,1723)LDPC码的IDB完全并行实现。该解码器的面积为1.44 $ {rm mm} ^ {2} $,平均吞吐量为172 Gbps,在1.0 V电源电压下的能效为2.8 pJ / bit。在0.8 V时,它实现了116 Gbps的吞吐量和1.7 pJ / bit的能效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号