...
首页> 外文期刊>IEEE Transactions on Reliability >Fault-tolerant evolvable hardware using field-programmable transistor arrays
【24h】

Fault-tolerant evolvable hardware using field-programmable transistor arrays

机译:使用现场可编程晶体管阵列的容错可演进硬件

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The paper presents an evolutionary approach to the design of fault-tolerant VLSI (very large scale integrated) circuits using EHW (evolvable hardware). The EHW research area comprises a set of applications where GA (genetic algorithms) are used for the automatic synthesis and adaptation of electronic circuits. EHW is particularly suitable for applications requiring changes in task requirements and in the environment or faults, through its ability to reconfigure the hardware structure dynamically and autonomously. This capacity for adaptation is achieved via the use of GA search techniques, in our experiments, a fine-grained CMOS (complementary metal-oxide silicon) FPTA (field-programmable FPGA transistor array) architecture is used to synthesize electronic circuits. The FPTA is a reconfigurable architecture, programmable at the transistor level and specifically designed for EHW applications. The paper demonstrates the power of EA to design analog and digital fault-tolerant circuits. It compares two methods to achieve fault-tolerant design, one based on fitness definition and the other based on population. The fitness approach defines, explicitly, the faults that the component can encounter during its life, and evaluates the average behavior of the individuals. The population approach, on the other hand, uses the implicit information of the population statistics accumulated by the GA over many generations. The paper presents experiment results obtained using both approaches for the synthesis of a fault-tolerant digital circuit (XNOR) and a fault-tolerant analog circuit (multiplier).
机译:本文提出了一种使用EHW(可演进硬件)设计容错VLSI(超大规模集成电路)电路的进化方法。 EHW研究领域包括一组应用,其中GA(遗传算法)用于电子电路的自动合成和自适应。 EHW通过动态自动地重新配置硬件结构的能力,特别适合需要更改任务要求以及环境或故障的应用程序。这种适应能力是通过使用GA搜索技术来实现的,在我们的实验中,使用了细粒CMOS(互补金属氧化物硅)FPTA(现场可编程FPGA晶体管阵列)架构来合成电子电路。 FPTA是一种可重新配置的体系结构,可在晶体管级别进行编程,专门为EHW应用而设计。本文演示了EA在设计模拟和数字容错电路方面的强大功能。它比较了两种实现容错设计的方法,一种基于适应性定义,另一种基于总体。适应性方法明确定义了组件在其生命周期内可能遇到的故障,并评估了个体的平均行为。另一方面,人口方法使用的是GA历经几代人积累的人口统计信息的隐式信息。本文介绍了使用两种方法合成容错数字电路(XNOR)和容错模拟电路(乘法器)所获得的实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号