首页> 外文期刊>IEEE Transactions on Power Electronics >Design and Implementation of Three-Level Space Vector PWM IP Core for FPGAs
【24h】

Design and Implementation of Three-Level Space Vector PWM IP Core for FPGAs

机译:FPGA的三级空间矢量PWM IP核的设计与实现

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents a novel circuit realization of the three-level space-vector pulse-width modulation (SVPWM) strategy. A simplified algorithm for the three-level SVPWM is proposed. Due to the geometrical symmetry of six sectors, there exist the close relationships in on time calculations and on time arrangement for switches between them. So it can complete the computation of the three-level SVPWM in one sector. Consequently, compared with the conventional algorithm, the proposed algorithm is more suitable to hardware implementation by greatly reducing computation amount. Based on the simplified algorithm, a three-level SVPWM intellectual property (IP) core has been developed using hardware description language (HDL). The designed IP core can serve as a coprocessor to relieve the DSP or MCU from the intensive computation task of the three-level SVPWM. Simulation and experimental results are given to verify the IP core in a field programmable gate array (FPGA).
机译:本文提出了一种三电平空间矢量脉宽调制(SVPWM)策略的新颖电路实现。提出了一种三电平SVPWM的简化算法。由于六个扇区的几何对称性,它们之间的切换在时间计算和时间安排上存在密切的关系。这样就可以在一个扇区内完成三电平SVPWM的计算。因此,与常规算法相比,该算法通过大大减少计算量,更适合于硬件实现。基于简化算法,使用硬件描述语言(HDL)开发了三级SVPWM知识产权(IP)内核。设计的IP内核可以用作协处理器,以使DSP或MCU摆脱三级SVPWM的繁重计算任务。给出了仿真和实验结果,以验证现场可编程门阵列(FPGA)中的IP内核。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号