...
首页> 外文期刊>IEEE Transactions on Microwave Theory and Techniques >A Noise Optimization Formulation for CMOS Low-Noise Amplifiers With On-Chip Low-Q Inductors
【24h】

A Noise Optimization Formulation for CMOS Low-Noise Amplifiers With On-Chip Low-Q Inductors

机译:具有片上低Q电感器的CMOS低噪声放大器的噪声优化公式

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A noise optimization formulation for a CMOS low-noise amplifier (LNA) with on-chip low-Q inductors is presented, which incorporates the series resistances of the on-chip low-Q inductors into the noise optimization procedure explicitly. A 10-GHz LNA is designed and implemented in a standard mixed-signal/RF bulk 0.18-(mu)m CMOS technology based on this formulation. The measurement results, with a power gain of 11.25 dB and a noise figure (NF) of 2.9 dB, show the lowest NF among the LNAs using bulk 0.18-(mu)m CMOS at this frequency.
机译:提出了一种具有片上低Q电感器的CMOS低噪声放大器(LNA)的噪声优化公式,该公式将片上低Q电感器的串联电阻明确纳入了噪声优化程序。基于此公式,以标准的混合信号/ RF批量0.18-μmCMOS技术设计并实现了10 GHz LNA。功率增益为11.25 dB,噪声系数(NF)为2.9 dB的测量结果显示,在该频率下使用批量0.18-μmCMOS的LNA中,最低的NF。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号