首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Current-limited switch-level timing simulator for MOS logic networks
【24h】

Current-limited switch-level timing simulator for MOS logic networks

机译:MOS逻辑网络的限流开关级时序模拟器

获取原文
获取原文并翻译 | 示例
           

摘要

An algorithm for switch-level timing simulation of MOS logic networks is proposed. The event-driven simulator, WATSWITCH, partitions the circuit into subblocks which are solved by replacing each transistor by a special current-limited switch. Because of the choice of the switch model, time-domain responses are obtained without model evaluations during the simulation, without table lookup, and without time-domain integration. This is achieved by allowing only capacitors and piecewise-constant current sources to be the elements of the simulator. Because resistors are not allowed, the time responses are known to be piecewise-linear segments. As a consequence, neither numerical integration nor transistor model evaluation is needed during the simulation.
机译:提出了一种用于MOS逻辑网络开关级时序仿真的算法。事件驱动的仿真器WATSWITCH将电路划分为子模块,可通过用特殊的限流开关替换每个晶体管来解决该问题。由于选择了开关模型,因此在仿真过程中无需模型评估,无需表查找且无需时域集成即可获得时域响应。这是通过仅将电容器和分段恒定电流源作为模拟器的元素来实现的。由于不允许使用电阻器,因此时间响应是分段线性段。结果,在仿真期间既不需要数值积分也不需要晶体管模型评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号