...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Efficient algorithms for exact two-level hazard-free logic minimization
【24h】

Efficient algorithms for exact two-level hazard-free logic minimization

机译:高效算法,可精确实现两级无危害逻辑的最小化

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a new approach to two-level hazard-free logic minimization in the context of extended burst-mode finite-state machine synthesis. The approach achieves fast single-output logic minimization that yields solutions that are exact in the number of literals. This paper presents algorithms and hazard constraints targeting both generalized C-element and two-level standard gate implementations. The logic minimization approach presented in this paper is based on state graph exploration in conjunction with single-cube cover algorithms. The algorithm achieves fast logic minimization by using compacted state graphs, cover tables, and a divide-and-merge algorithm for efficient single output minimization. The exact two-level hazard-free logic minimizer presented in this paper finds a minimal number of literal solutions and is several orders of magnitude faster than existing literal exact methods for the largest benchmarks available to date. This includes a benchmark that has never been possible to solve exactly in number of literals before.
机译:本文提出了一种在扩展突发模式有限状态机综合的背景下实现两级无危害逻辑最小化的新方法。该方法可实现快速的单输出逻辑最小化,从而产生字面量数量精确的解决方案。本文介绍了针对通用C元素和两级标准门实施的算法和危害约束。本文提出的逻辑最小化方法基于状态图探索和单多维数据集覆盖算法。该算法通过使用压缩状态图,覆盖表和有效的单输出最小化划分与合并算法,实现了快速的逻辑最小化。本文介绍的精确的两级无危险逻辑最小化器找到了最少数量的文字解决方案,并且比迄今为止最大可用基准的现有文字精确方法要快几个数量级。其中包括一个基准,该基准以前不可能完全解决大量文字。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号