首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >VLSI design of optimization and image processing cellular neuralnetworks
【24h】

VLSI design of optimization and image processing cellular neuralnetworks

机译:优化和图像处理细胞神经网络的VLSI设计

获取原文
获取原文并翻译 | 示例
       

摘要

Detailed design of a current-mode cellular neural network for optimization and image processing is presented. The hardware annealing function is also embedded in the network. It is a paralleled version of fast mean-field annealing in analog networks, and is highly efficient in finding globally optimal solutions for cellular neural networks. The network was designed to perform programmable functions for fine-grained processing with annealing control to enhance the output quality. A 5×5 prototype chip was fabricated in a 2.0 μm CMOS technology. Since the MOSIS scalable design rules are used, it is also suitable for submicron technologies. For high circuit reliability and compactness purpose, a unit current of 6.0 μA is used. The cell density is 505 cell/cm2 and the cell time constant is chosen to be 0.3 μs. From this prototype, a scalable VLSI core of around 50×50 neural processors can be integrated on a 1-cm2 silicon area in a 0.8 μm technology. Experimental results of building blocks and the prototype chip are also presented
机译:提出了用于优化和图像处理的电流模式细胞神经网络的详细设计。硬件退火功能也嵌入在网络中。它是模拟网络中快速平均场退火的并行版本,并且在寻找细胞神经网络的全局最优解决方案方面非常高效。该网络旨在执行可编程功能,以进行细粒度处理,并进行退火控制,以提高输出质量。采用2.0μmCMOS技术制造了5×5原型芯片。由于使用了MOSIS可扩展的设计规则,因此它也适用于亚微米技术。为了实现高电路可靠性和紧凑性,使用6.0μA的单位电流。单元密度是505个单元/ cm 2,并且单元时间常数选择为0.3μs。通过该原型,可以在0.8μm技术的1平方厘米硅面积上集成约50×50神经处理器的可扩展VLSI内核。还介绍了构建块和原型芯片的实验结果

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号