首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Low Power Delta-Sigma Modulator for ADSL Applications in a Low-Voltage CMOS Technology
【24h】

Low Power Delta-Sigma Modulator for ADSL Applications in a Low-Voltage CMOS Technology

机译:适用于低压CMOS技术的ADSL应用的低功耗Delta-Sigma调制器

获取原文
获取原文并翻译 | 示例
       

摘要

This paper examines the design and implementation of a fourth-order low-pass delta-sigma modulator using a systematic top-down design methodology. Special effort has been made to reduce the power consumption of the modulator through careful system-level modeling and synthesis of circuit specifications. Tradeoffs between circuit building block specifications, optimization time and computing resources are derived. This system-level modeling was tested through the successful implementation of a switched-capacitor delta-sigma analog-to-digital converter integrated circuit (IC) with an output rate slightly exceeding 2 MS/s, in a 1.8-V 0.18-μm, single-polysilicon six-metal standard CMOS process. When sampled at 50 MHz, experimental results reveal that the IC achieves 77.6-dB dynamic range. The prototype consumes 18.8 mW of power, making it one of the lowest power dissipations in switched-capacitor implementations, and for applications where output rates exceed 2 MS/s. When compared to other state-of-the-art switched-capacitor modulators using a widely adopted figure of merit, the modulator dissipates less power and offers superior overall performance.
机译:本文使用系统自上而下的设计方法研究了四阶低通delta-sigma调制器的设计和实现。通过仔细的系统级建模和电路规格综合,为降低调制器的功耗做出了特殊的努力。得出电路构件规格,优化时间和计算资源之间的折衷。通过成功实现开关电容delta-sigma模数转换器集成电路(IC),输出速率略超过2 MS / s,1.8V0.18μm,单多晶硅六金属标准CMOS工艺。当以50 MHz采样时,实验结果表明该IC可实现7​​7.6 dB的动态范围。该原型功耗为18.8 mW,使其成为开关电容器实现中以及输出速率超过2 MS / s的应用中最低的功耗之一。与使用了广泛采用的品质因数的其他最新开关电容调制器相比,该调制器耗散的功率更少,并具有出色的整体性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号