...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Diode-footed domino: a leakage-tolerant high fan-in dynamic circuit design style
【24h】

Diode-footed domino: a leakage-tolerant high fan-in dynamic circuit design style

机译:二极管脚的多米诺骨牌:耐泄漏的高扇入动态电路设计风格

获取原文
获取原文并翻译 | 示例

摘要

A leakage-tolerant design technique for high fan-in dynamic logic circuits is presented. An NMOS transistor with gate and drain terminals tied together (diode) is added in series with the evaluation network of standard domino circuits. Due to the stacking effect, the leakage of the evaluation path significantly decreases, thereby improving the robustness of the circuit against deep-submicron subthreshold leakage and input noise. To improve the speed of the circuit, a current mirror is also employed in the evaluation network to increase the evaluation current. The proposed technique (diode-footed domino) exhibits considerable improvement in leakage and noise immunity as compared to the standard domino circuits. Simulation results of wide fan-in gates designed using Berkeley Predictive Technology Models of 70-nm technology demonstrate at least 1.9× noise-immunity improvement at the same delay compared to the standard domino circuits. Dynamic comparators and multiplexers are designed using the diode-footed domino and conventional techniques to demonstrate the effectiveness of the proposed scheme in improving leakage-tolerance and performance of high fan-in circuits.
机译:提出了一种用于高扇入动态逻辑电路的耐泄漏设计技术。将栅极和漏极连接在一起的NMOS晶体管(二极管)与标准多米诺电路的评估网络串联添加。由于堆叠效应,评估路径的泄漏显着减少,从而提高了电路抗深亚微米亚阈值泄漏和输入噪声的鲁棒性。为了提高电路速度,在评估网络中还使用了电流镜来增加评估电流。与标准的多米诺骨牌电路相比,所提出的技术(二极管脚的多米诺骨牌)在泄漏和抗噪性方面表现出了显着的提高。使用70纳米技术的伯克利预测技术模型设计的宽扇入式门的仿真结果表明,与标准多米诺电路相比,在相同的延迟下,抗扰度至少提高了1.9倍。动态比较器和多路复用器是使用二极管脚的多米诺骨牌和常规技术设计的,以证明所提出的方案在提高漏电容限和高扇入电路性能方面的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号