首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Design and Complexity Optimization of a New Digital IF for Software Radio Receivers With Prescribed Output Accuracy
【24h】

Design and Complexity Optimization of a New Digital IF for Software Radio Receivers With Prescribed Output Accuracy

机译:具有规定输出精度的软件无线电接收机新型数字中频的设计和复杂度优化

获取原文
获取原文并翻译 | 示例
       

摘要

This paper studies the design, signal round-off noise, and complexity optimization of a new digital intermediate frequency (IF) architecture for a software radio receiver (SRR). The IF under study consists of digital filters with fixed coefficients, except for a limited number of multipliers required in the Farrow-based sampling rate converter (SRC). The fixed-coefficient filters can be implemented efficiently using sum-of-power-of-two (SOPOT) coefficients and the multiplier-block technique, which gives minimum adder realization. Apart from the multipliers required in the SRC, the digital IF can be implemented without any multiplications. While most multiplier- less filter design and realization methods address only the coefficient round-off problem by minimizing the number of SOPOT terms used, the proposed design methodology aims to minimize more realistic hardware complexity measure, such as adder cells and registers, of the digital IF subject to a given spectral and accuracy specifications. The motivation is that the complexity is closely related to the target output accuracy, which is specified statistically by its total output noise power generated by rounding the intermediate data. Two novel algorithms for optimizing the internal wordlengths of linear time-invariant systems are proposed. The first one relaxes the solution to real valued and formulates the design problem as a constrained optimization. A closed-form solution can be determined by the Lagrange multiplier method. The second one is based on a discrete optimization method called the Marginal Analysis method, and it yields the desired wordlengths in integer values. Both approaches are found to be effective and suitable to large scale systems. A design example and the field programmable gate array (FPGA) realization of a multi-standard receiver are given to demonstrate the proposed method
机译:本文研究了用于软件无线电接收机(SRR)的新型数字中频(IF)架构的设计,信号四舍五入噪声和复杂度优化。研究中的IF由固定系数的数字滤波器组成,但基于Farrow的采样率转换器(SRC)所需的乘法器数量有限。固定系数滤波器可以使用2的幂和(SOPOT)系数和乘法器块技术有效地实现,从而实现最小的加法器实现。除了SRC中需要的乘法器之外,数字IF可以实现而无需任何乘法。虽然大多数无乘法器滤波器的设计和实现方法都通过最小化所使用的SOPOT项的数量来解决系数舍入问题,但所提出的设计方法旨在使数字的加法器单元和寄存器等更现实的硬件复杂性度量最小化。中频须遵守给定的频谱和精度规范。其动机是复杂度与目标输出精度密切相关,目标精度由四舍五入中间数据产生的总输出噪声功率统计地指定。提出了两种用于优化线性时不变系统内部字长的新颖算法。第一个放宽了对实际值的解决方案,并将设计问题表述为约束优化。封闭形式的解可以通过拉格朗日乘数法确定。第二种基于离散优化方法,称为边际分析法,它以整数值生成所需的字长。发现这两种方法都是有效的并且适用于大规模系统。给出了一个设计实例,并给出了多标准接收机的现场可编程门阵列(FPGA)的实现,以证明该方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号