...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A Low-Complexity Viterbi Decoder for Space-Time Trellis Codes
【24h】

A Low-Complexity Viterbi Decoder for Space-Time Trellis Codes

机译:用于时空网格码的低复杂度维特比解码器

获取原文
获取原文并翻译 | 示例

摘要

Space-time trellis code (STTC) has been widely applied to coded multiple-input multiple-output (MIMO) systems because of its gains in coding and diversity; however, its great decoding complexity makes it less promising in chip realization compared to the space-time block code (STBC). The complexity of STTC decoding lies in the branch metric calculation in the Viterbi algorithm and increases significantly along with the number of antennas and the modulation order. Consequently, a low-complexity algorithm to mitigate the computational burden is proposed. The results show that more than 70%, 78%, and 83% of the computational complexity is reduced for 2 × 2, 3 × 3, and 4 × 4 MIMO configurations, respectively. Based on the proposed algorithm, a reconfigurable MISO STTC Viterbi decoder is designed and implemented using 0.18 ¿m 1P6M CMOS technology. The decoder achieves 11.14 Mbps, 8.36 Mbps, and 5.75 Mbps for 4-PSK, 8-PSK, and 16-QAM modulations, respectively.
机译:空时网格码(STTC)由于其在编码和分集方面的优势而被广泛应用于编码多输入多输出(MIMO)系统。然而,与空时分组码(STBC)相比,其巨大的解码复杂性使其在芯片实现方面的前景不那么理想。 STTC解码的复杂性在于维特比算法中的分支度量计算,并且随着天线数量和调制阶数显着增加。因此,提出了一种减轻计算负担的低复杂度算法。结果表明,对于2 x,2、3和3而言,降低了70%,78%和83%的计算复杂度4 4个MIMO配置,分别。基于提出的算法,使用0.18μm1P6M CMOS技术设计和实现了可重配置的MISO STTC Viterbi解码器。对于4-PSK,8-PSK和16-QAM调制,解码器分别达到11.14 Mbps,8.36 Mbps和5.75 Mbps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号